

### **General Description**

The MAX7327, a 2-wire serial-interfaced peripheral, features 12 push-pull outputs and four configurable open-drain I/O ports with selectable internal pullups and transition detection. Ports are overvoltage protected to +6V, independent of supply voltage.

The four I/O ports configured as inputs are continuously monitored for state changes (transition detection). State changes are indicated by the open-drain, +6V-tolerant INT output. The interrupt is latched, detecting transient changes. When the MAX7327 is subsequently accessed through the serial interface, any pending interrupt is cleared. The 12 push-pull and the four open-drain outputs are rated to sink 20mA, and are capable of driving LEDs. The RST input clears the serial interface, terminating any I<sup>2</sup>C\* communication to or from the MAX7327.

The MAX7327 uses two address inputs with four-level logic to allow 16 I2C slave addresses. The slave address also determines the power-up logic state for the I/O ports, and enables or disables internal  $40k\Omega$ pullups in groups of two ports.

The MAX7327 is one device in a family of pin-compatible port expanders with a choice of input ports, open-drain I/O ports, and push-pull output ports (see Table 1).

The MAX7327 is available in the 24-pin QSOP and TQFN packages, and is specified over the -40°C to +125°C automotive temperature range.

#### **Applications**

| Cell Phones | Notebooks       |
|-------------|-----------------|
| SAN/NAS     | Satellite Radio |
| Servers     | Automotive      |

### **Pin Configurations**



#### Features

- ♦ 400kHz I<sup>2</sup>C Serial Interface
- ♦ +1.71V to +5.5V Operating Voltage
- ♦ 12 Push-Pull Output Ports, Rated at 20mA Sink Current
- ♦ 4 Open-Drain I/O Ports, Rated at 20mA Sink Current
- ♦ I/O Ports are Overvoltage Protected to +6V
- ♦ Selectable I/O Port Power-Up Default Logic States
- **Transient Changes are Latched, Allowing Detection Between Read Operations**
- ♦ INT Output Alerts Changes on Inputs
- ♦ AD0 and AD2 Inputs Select from 16 Slave **Addresses**
- ♦ Low 0.6µA (typ) Standby Current
- ♦ -40°C to +125°C Temperature Range

### **Ordering Information**

| PART         | TEMP RANGE      | PIN-PACKAGE                     | PKG<br>CODE |
|--------------|-----------------|---------------------------------|-------------|
| MAX7327AEG+  | -40°C to +125°C | 24 QSOP                         | E24-1       |
| MAX7327ATG+  | -40°C to +125°C | 24 TQFN-EP**<br>(4mm x 4mm)     | T2444-3     |
| MAX7327AATG+ | -40°C to +125°C | 24 TQFN-EP**<br>(3.5mm x 3.5mm) | T243A3-1    |

<sup>+</sup>Denotes lead-free package.

#### Selector Guide

| PART    | INPUTS  | INTERRUPT<br>MASK | OPEN-<br>DRAIN<br>OUTPUTS | PUSH-PULL<br>OUTPUTS |
|---------|---------|-------------------|---------------------------|----------------------|
| MAX7324 | 8       | Yes               | _                         | 8                    |
| MAX7325 | Up to 8 | _                 | Up to 8                   | 8                    |
| MAX7326 | 4       | Yes               | _                         | 12                   |
| MAX7327 | Up to 4 | _                 | Up to 4                   | 12                   |

Typical Application Circuit and Functional Diagram appear at end of data sheet.

\*Purchase of I<sup>2</sup>C components from Maxim Integrated Products. Inc., or one of its sublicensed Associated Companies, conveys a license under the Philips I2C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

<sup>\*\*</sup>EP = Exposed pad.

#### **ABSOLUTE MAXIMUM RATINGS**

| (All voltages referenced to GND.)   |                      |
|-------------------------------------|----------------------|
| Supply Voltage V+                   |                      |
| SCL, SDA, ADO, AD2, RST, INT, P2-P5 | 0.3V to +6V          |
| 00, 01, 06–015                      | 0.3V to $V_+ + 0.3V$ |
| O0, O1, O6-O15 Output Current       | ±25mA                |
| P2-P5 Sink Current                  | 25mA                 |
| SDA Sink Current                    | 10mA                 |
| INT Sink Current                    | 10mA                 |
| Total V+ Current                    | 50mA                 |
|                                     |                      |

| Total GND Current                              | 100mA     |
|------------------------------------------------|-----------|
| Continuous Power Dissipation ( $T_A = +70$ °C) |           |
| 24-Pin QSOP (derate 9.5mW/°C over +70°C)       | 761.9mW   |
| 24-Pin TQFN (derate 20.8mW/°C over +70°C)      | .1666.7mW |
| Operating Temperature Range40°C                | to +125°C |
| Junction Temperature                           | +150°C    |
| Storage Temperature Range65°C                  | to +150°C |
| Lead Temperature (soldering, 10s)              | +300°C    |
|                                                |           |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### DC ELECTRICAL CHARACTERISTICS

 $(V+ = +1.71V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V+ = +3.3V, T_A = +25^{\circ}\text{C}.)$  (Note 1)

| PARAMETER                                               | SYMBOL                            | CONDITION                                             | MIN                                     | TYP      | MAX      | UNITS    |    |
|---------------------------------------------------------|-----------------------------------|-------------------------------------------------------|-----------------------------------------|----------|----------|----------|----|
| Operating Supply Voltage                                | V+                                | $T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}$ |                                         | 1.71     |          | 5.50     | V  |
| Power-On Reset Voltage                                  | V <sub>POR</sub>                  | V+ falling                                            |                                         |          |          | 1.6      | V  |
| Standby Current<br>(Interface Idle)                     | ISTB                              | SCL and SDA and other digital inputs at V+            | $T_A = -40$ °C to $+125$ °C             |          | 0.6      | 1.9      | μΑ |
| Supply Current (Interface Running)                      | l+                                | f <sub>SCL</sub> = 400kHz; other digital inputs at V+ | $T_A = -40^{\circ}C$ to $+125^{\circ}C$ |          | 23       | 55       | μΑ |
| Input High-Voltage                                      | VIH                               | V+ < 1.8V                                             |                                         | 0.8 x V+ |          |          | V  |
| SDA, SCL, AD0, AD2, RST, P2-P5                          | VIH                               | V+ ≥ 1.8 V                                            |                                         | 0.7 x V+ |          |          | v  |
| Input Low-Voltage                                       | VIL                               | V+ < 1.8V                                             |                                         |          |          | 0.2 x V+ | V  |
| SDA, SCL, AD0, AD2, RST, P2-P5                          | V IL                              | V+ ≥ 1.8 V                                            |                                         |          |          | 0.3 x V+ | v  |
| Input Leakage Current<br>SDA, SCL, AD0, AD2, RST, P2-P5 | I <sub>IH</sub> , I <sub>IL</sub> | SDA, SCL, AD0, AD2, RS or GND, internal pullup di     |                                         | -0.2     |          | +0.2     | μΑ |
| Input Capacitance<br>SDA, SCL, AD0, AD2, RST, P2-P5     |                                   |                                                       |                                         |          | 10       |          | рF |
|                                                         |                                   | V+ = 1.71V, I <sub>SINK</sub> = 5mA                   | (QSOP)                                  |          | 90       | 180      |    |
|                                                         |                                   | $V+ = 1.71V$ , $I_{SINK} = 5mA$                       | (TQFN)                                  |          | 90       | 230      |    |
|                                                         |                                   | $V+ = 2.5V$ , $I_{SINK} = 10mA$                       |                                         | 110      | 210      |          |    |
| Output Low Voltage                                      | N /                               | $V+ = 2.5V$ , $I_{SINK} = 10mA$                       |                                         | 110      | 260      | \ /      |    |
| O8–O15, P0, P7                                          | VOL                               | $V+ = 3.3V$ , $I_{SINK} = 15mA$                       |                                         | 130      | 230      | mV       |    |
|                                                         |                                   | $V+ = 3.3V$ , $I_{SINK} = 15mA$                       |                                         | 130      | 280      |          |    |
|                                                         |                                   | $V + = 5V$ , $I_{SINK} = 20mA$ (0                     |                                         | 140      | 250      |          |    |
|                                                         |                                   | $V+ = 5V$ , $I_{SINK} = 20mA$ (T                      |                                         | 140      | 300      |          |    |
|                                                         |                                   | V+ = +1.71V, ISOURCE =                                | 2mA                                     | V+ - 250 | V+ - 30  |          |    |
| Output High Voltage                                     | \/OLI                             | $V+ = +2.5V$ , $I_{SOURCE} = 5$                       | mA                                      | V+ - 360 | V+ - 70  |          | mV |
| O0, O1, O6–O15, P2–P5                                   | VOH                               | V+ = +3.3V, ISOURCE = 5                               | V+ - 260                                | V+ - 100 |          | IIIV     |    |
|                                                         |                                   | V+ = +5V, I <sub>SOURCE</sub> = 10mA                  |                                         | V+ - 360 | V+ - 120 |          |    |
| Output Low-Voltage SDA                                  | Volsda                            | I <sub>SINK</sub> = 6mA                               |                                         |          |          | 250      | mV |
| Output Low-Voltage INT                                  | VOLINT                            | I <sub>SINK</sub> = 5mA                               |                                         |          | 130      | 250      | mV |
| Port Input Pullup Resistor                              | R <sub>PU</sub>                   |                                                       |                                         | 25       | 40       | 55       | kΩ |

#### PORT AND INTERRUPT INT TIMING CHARACTERISTICS

 $(V+ = +1.71V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V+ = +3.3V, T_A = +25^{\circ}\text{C}.)$  (Note 1)

| PARAMETER                             | SYMBOL          | CONDITIONS             | MIN | TYP | MAX | UNITS |
|---------------------------------------|-----------------|------------------------|-----|-----|-----|-------|
| Port Output Data Valid                | tppv            | C <sub>L</sub> ≤ 100pF |     |     | 4   | μs    |
| Port Input Setup Time                 | tpsu            | C <sub>L</sub> ≤ 100pF | 0   |     |     | μs    |
| Port Input Hold Time                  | tрн             | C <sub>L</sub> ≤ 100pF | 4   |     |     | μs    |
| INT Input Data Valid Time             | tıv             | C <sub>L</sub> ≤ 100pF |     |     | 4   | μs    |
| INT Reset Delay Time from STOP        | t <sub>IP</sub> | C <sub>L</sub> ≤ 100pF |     |     | 4   | μs    |
| INT Reset Delay Time from Acknowledge | t <sub>IR</sub> | C <sub>L</sub> ≤ 100pF |     |     | 4   | μs    |

#### TIMING CHARACTERISTICS

 $(V+ = +1.71V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V+ = +3.3V, T_A = +25^{\circ}\text{C}.)$  (Note 1)

| PARAMETER                                           | SYMBOL            | CONDITIONS   | MIN | TYP                       | MAX | UNITS |
|-----------------------------------------------------|-------------------|--------------|-----|---------------------------|-----|-------|
| Serial-Clock Frequency                              | fSCL              |              |     |                           | 400 | kHz   |
| Bus Free Time Between a STOP and a START Condition  | tBUF              |              | 1.3 |                           |     | μs    |
| Hold Time (Repeated) START<br>Condition             | tHD, STA          |              | 0.6 |                           |     | μs    |
| Repeated START Condition<br>Setup Time              | tsu, sta          |              | 0.6 |                           |     | μs    |
| STOP Condition Setup Time                           | tsu, sto          |              | 0.6 |                           |     | μs    |
| Data Hold Time                                      | thd, dat          | (Note 2)     |     |                           | 0.9 | μs    |
| Data Setup Time                                     | tsu, dat          |              | 100 |                           |     | ns    |
| SCL Clock Low Period                                | tLOW              |              | 1.3 |                           |     | μs    |
| SCL Clock High Period                               | tHIGH             |              | 0.7 |                           |     | μs    |
| Rise Time of Both SDA and SCL Signals, Receiving    | t <sub>R</sub>    | (Notes 3, 4) |     | 20 +<br>0.1C <sub>b</sub> | 300 | ns    |
| Fall Time of Both SDA and SCL<br>Signals, Receiving | tF                | (Notes 3, 4) |     | 20 +<br>0.1C <sub>b</sub> | 300 | ns    |
| Fall Time of SDA Transmitting                       | t <sub>F,TX</sub> | (Notes 3, 4) |     | 20 +<br>0.1C <sub>b</sub> | 250 | ns    |
| Pulse Width of Spike Suppressed                     | tsp               | (Note 5)     |     | 50                        |     | ns    |
| Capacitive Load for Each Bus Line                   | C <sub>b</sub>    | (Note 3)     |     |                           | 400 | рF    |
| RST Pulse Width                                     | tw                |              | 500 |                           |     | ns    |
| RST Rising to START Condition<br>Setup Time         | trst              |              | 1   |                           |     | μs    |

- Note 1: All parameters tested at  $T_A = +25^{\circ}C$ . Specifications over temperature are guaranteed by design.
- Note 2: A master device must provide a hold time of at least 300ns for the SDA signal (referred to V<sub>IL</sub> of the SCL signal) in order to bridge the undefined region of SCL's falling edge.
- Note 3: Guaranteed by design.
- Note 4: C<sub>b</sub> = total capacitance of one bus line in pF. t<sub>R</sub> and t<sub>F</sub> measured between 0.3 x V+ and 0.7 x V+ with I<sub>SINK</sub> ≤ 6mA.
- Note 5: Input filters on the SDA and SCL inputs suppress noise spikes less than 50ns.

### **Typical Operating Characteristics**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 









### **Pin Description**

| PI                     | PIN                  |                   | FUNCTION                                                                                                                                                               |  |  |  |  |
|------------------------|----------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| QSOP                   | TQFN                 | NAME              | TONCTION                                                                                                                                                               |  |  |  |  |
| 1                      | 22                   | ĪNT               | Active-Low Interrupt Output. INT is an open-drain output.                                                                                                              |  |  |  |  |
| 2                      | 23                   | RST               | Active-Low Reset Input. Drive RST low to clear the 2-wire interface.                                                                                                   |  |  |  |  |
| 3, 21                  | 24, 18               | AD2, AD0          | Address Inputs. Select device slave address with AD0 and AD2. Connect AD0 and AD2 to either GND, V+, SCL, or SDA to give four logic combinations (see Tables 2 and 3). |  |  |  |  |
| 4, 5, 10,<br>11, 13–20 | 1, 2, 7, 8,<br>10–17 | 00, 01,<br>06–015 | Output Ports. O0, O1, O6-O15 are push-pull outputs rated at 20mA.                                                                                                      |  |  |  |  |
| 6–9                    | 3–6                  | P2-P5             | P2-P5 Open-Drain I/Os                                                                                                                                                  |  |  |  |  |
| 12                     | 9                    | GND               | Ground                                                                                                                                                                 |  |  |  |  |
| 22                     | 19                   | SCL               | I <sup>2</sup> C-Compatible Serial Clock Input                                                                                                                         |  |  |  |  |
| 23                     | 20                   | SDA               | I <sup>2</sup> C-Compatible Serial Data I/O                                                                                                                            |  |  |  |  |
| 24                     | 21                   | V+                | Positive Supply Voltage. Bypass V+ to GND with a 0.047µF ceramic capacitor.                                                                                            |  |  |  |  |
| _                      | EP                   | EP                | Exposed Pad. Connect exposed pad to GND.                                                                                                                               |  |  |  |  |

#### **Detailed Description**

#### MAX7319-MAX7329 Family Comparison

The MAX7324–MAX7327 family consists of four pincompatible, 16-port expanders that integrate the functions of the MAX7320 and one of either the MAX7319, MAX7321, MAX7322, or MAX7323.

#### **Functional Overview**

The MAX7327 is a general-purpose port expander operating from a +1.71V to +5.5V supply that provides 12 push-pull output ports with a 20mA sink, 10mA source drive capability, and four open-drain I/O ports with a 20mA sink capability. The four open-drain outputs are overvoltage protected to +6V.

The MAX7327 is set to two of 32 I<sup>2</sup>C slave addresses (see Tables 2 and 3) using address inputs AD2 and AD0, and is accessed over an I<sup>2</sup>C serial interface up to 400kHz. Eight push-pull outputs use a different slave address from the other four push-pull outputs and the open-drain I/Os. The eight push-pull outputs, O8–O15, use the 101xxxx addresses while the four outputs O0, O1, O6, and O7 and the open-drain I/Os P2–P5 use addresses with 110xxxx. The RST input clears the serial interface in case of a bus lockup, terminating any serial transaction to or from the MAX7327.

Any of the four open-drain ports can be configured as a logic input by setting the port output logic-high (logic-high for an open-drain output is high impedance). When the MAX7327 is read through the serial interface, the actual logic levels at the ports are read back.

Table 1. MAX7319–MAX7329 Family Comparison

| PART      | I <sup>2</sup> C<br>SLAVE<br>ADDRESS | INPUTS  | INPUT<br>INTERRUPT<br>MASK | OPEN-<br>DRAIN<br>OUTPUTS | PUSH-<br>PULL<br>OUTPUTS | CONFIGURATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|-----------|--------------------------------------|---------|----------------------------|---------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 16-PORT E | 16-PORT EXPANDERS                    |         |                            |                           |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| MAX7324   |                                      | 8       | Yes                        | _                         | 8                        | 8 inputs and 8 push-pull outputs version:  8 input ports with programmable latching transition detection interrupt and selectable pullups.  8 push-pull outputs with selectable default logic levels.  Offers maximum versatility for automatic input monitoring. An interrupt mask selects which inputs cause an interrupt on transitions, and transition flags identify which inputs have changed (even if only for a transient) since the ports were last read.                                                                                                                                       |  |  |  |  |  |  |
| MAX7325   | 101xxxx<br>and<br>110xxxx            | Up to 8 | _                          | Up to 8                   | 8                        | 8 I/O and 8 push-pull outputs version: 8 open-drain I/O ports with latching transition detection interrupt and selectable pullups.  8 push-pull outputs with selectable default logic levels.  Open-drain outputs can level shift the logic-high state to a higher or lower voltage than V+ using external pullup resistors, but pullups draw current when output is low. Any open-drain port can be used as an input by setting the open-drain output to logic-high. Transition flags identify which open-drain port inputs have changed (even if only for a transient) since the ports were last read. |  |  |  |  |  |  |

Table 1. MAX7319-MAX7329 Family Comparison (continued)

| PART      | I <sup>2</sup> C<br>SLAVE<br>ADDRESS | INPUTS  | INPUT<br>INTERRUPT<br>MASK | OPEN-<br>DRAIN<br>OUTPUTS | PUSH-<br>PULL<br>OUTPUTS | CONFIGURATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------|--------------------------------------|---------|----------------------------|---------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX7326   |                                      | 4       | Yes                        | _                         | 12                       | 4 input-only, 12 push-pull output versions: 4 input ports with programmable latching transition detection interrupt and selectable pullups.  12 push-pull outputs with selectable default logic levels.  Offers maximum versatility for automatic input monitoring. An interrupt mask selects which inputs cause an interrupt on transitions, and transition flags identify which inputs have changed (even if only for a transient) since the ports were last read.                                                                                                                                    |
| MAX7327   | 101xxxx<br>and<br>110xxxx            | Up to 4 | _                          | Up to 4                   | 12                       | 4 I/O, 12 push-pull output versions: 4 open-drain I/O ports with latching transition detection interrupt and selectable pullups.  12 push-pull outputs with selectable default logic levels.  Open-drain outputs can level shift the logic-high state to a higher or lower voltage than V+ using external pullup resistors, but pullups draw current when output is low. Any open-drain port can be used as an input by setting the open-drain output to logic-high. Transition flags identify which open-drain port inputs have changed (even if only for a transient) since the ports were last read. |
| 8-PORT EX | 110xxxx                              | 8       | Yes                        | _                         | _                        | Input-only versions: 8 input ports with programmable latching transition detection interrupt and selectable pullups.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MAX7320   | 101xxxx                              | _       | _                          | _                         | 8                        | Output-only versions: 8 push-pull outputs with selectable power-up default levels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| MAX7321   | 110xxxx                              | Up to 8 | _                          | Up to 8                   | _                        | I/O versions: 8 open-drain I/O ports with latching transition detection interrupt and selectable pullups.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| MAX7322   | 110xxxx                              | 4       | Yes                        | Н                         | 4                        | 4 input-only, 4 output-only versions: 4 input ports with programmable latching transition detection interrupt and selectable pullups. 4 push-pull outputs with selectable power-up default levels.                                                                                                                                                                                                                                                                                                                                                                                                      |

Table 1. MAX7319–MAX7329 Family Comparison (continued)

| PART               | I <sup>2</sup> C<br>SLAVE<br>ADDRESS | INPUTS  | INPUT<br>INTERRUPT<br>MASK | OPEN-<br>DRAIN<br>OUTPUTS | PUSH-<br>PULL<br>OUTPUTS | CONFIGURATION                                                                                                                                                                           |
|--------------------|--------------------------------------|---------|----------------------------|---------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX7323            | 110xxxx                              | Up to 4 | ı                          | Up to 4                   | 4                        | 4 I/O, 4 output-only versions: 4 open-drain I/O ports with latching transition detection interrupt and selectable pullups. 4 push-pull outputs with selectable power-up default levels. |
| MAX7328<br>MAX7329 | 0100xxx<br>0111xxx                   | Up to 8 |                            | Up to 8                   | _                        | PCF8574-, PCF8574A-compatible versions:<br>8 open-drain I/O ports with nonlatching transition<br>detection interrupt and pullups on all ports.                                          |

The four open-drain ports offer latching transition detection functionality when used as inputs. All input ports are continuously monitored for changes. An input change sets 1 of 4 flag bits that identify the changed input(s). All flags are cleared upon a subsequent read or write transaction to the MAX7327.

A latching interrupt output  $\overline{\text{INT}}$  automatically flags data changes on any of the I/O ports used as inputs through an interrupt mask register. Data changes on any input port forces  $\overline{\text{INT}}$  to a logic-low. The interrupt output  $\overline{\text{INT}}$  is deasserted when the MAX7327 is next accessed through the serial interface.

Internal pullup resistors to V+ are selected by the address select inputs, AD0 and AD2. Pullups are enabled on the input ports in groups of two (see Table 2). Use the slave address selection to ensure that I/O ports used as inputs are logic-high on power-up. I/O ports with internal pullups enabled default to a logic-high output state. I/O ports with internal pullups disabled default to a logic-low output state.

Output port power-up logic levels are selected by the address select inputs AD0 and AD2. Ports default to logic-high or logic-low on power-up in groups of two (see Tables 2 and 3).

#### Initial Power-Up

On power-up, the default states of the 12 push-pull output ports and the four open-drain I/O ports are set according to the I<sup>2</sup>C slave address selection inputs, ADO and AD2 (see Tables 2 and 3). For I/O ports used as inputs, ensure that the default states are logic-high; therefore, the I/O ports power up in the high-impedance state. All I/O ports configured with pullups enabled also have a logic-high default state. On power-

up, the transition detection logic is reset, and  $\overline{\text{INT}}$  is deasserted. The transition flags are cleared, indicating no data changes.

#### **Power-On Reset (POR)**

The MAX7327 contains an integral POR circuit that ensures all registers are reset to a known state on power-up. When V+ rises above VPOR (1.6V max), the POR circuit releases the registers and 2-wire interface for normal operation. When V+ drops to less than VPOR, the MAX7327 resets all register contents to the POR defaults (Tables 2 and 3).

#### **RST** Input

The active-low  $\overline{RST}$  input operates as a hardware reset that voids any I<sup>2</sup>C transaction involving the MAX7327, forcing the MAX7327 into the I<sup>2</sup>C STOP condition. A reset does not affect the interrupt output ( $\overline{INT}$ ).

#### Standby Mode

When the serial interface is idle, the MAX7327 automatically enters standby mode drawing minimal supply current.

#### Slave Address, Power-Up Default Logic Levels, and Input Pullup Selection

Address inputs AD0 and AD2 determine the MAX7327 slave address and select which inputs have pullup resistors. Pullups are enabled on the input ports in groups of two (see Table 2).

The MAX7327 slave address is determined on each I<sup>2</sup>C transmission, regardless of whether the transmission is actually addressing the MAX7327. The MAX7327 distinguishes whether address inputs AD0 and AD2 are connected to SDA or SCL instead of fixed-logic levels V+ or GND during the transmission. The MAX7327 slave

address can be configured dynamically in the application without cycling the device supply.

On initial power-up, the MAX7327 cannot decode the address inputs AD0 and AD2 fully until the first I2C transmission. ADO and AD2 initially appear to be connected to V+ or GND. This is important because the address selection is used to determine the power-up default states of the output ports, I/O port initial logic state, and whether pullups are enabled. At power-up, the I<sup>2</sup>C SDA and SCL bus interface lines are high impedance at the I/O pins of every device (master or slave) connected to the bus, including the MAX7327. This is guaranteed as part of the I<sup>2</sup>C specification. Therefore, when address inputs AD0 and AD2 are connected to SDA or SCL during power-up, they appear to be connected to V+. The pullup selection logic uses AD0 to select whether pullups are enabled for ports P2 and P3, and uses AD2 to select whether pullups are enabled for ports P4 and P5. The rule is that a logichigh, SDA, or SCL connection selects the pullups and sets the logic state to high. A logic-low deselects the

pullups and sets the default logic state to low. The pullup configuration is correct on power-up for a standard I<sup>2</sup>C configuration, where SDA or SCL are pulled up to V+ by the external I<sup>2</sup>C pullup resistors.

There are circumstances where the assumption that SDA = SCL = V+ on power-up is not true; for example, in applications in which there is legitimate bus activity during power-up. If SDA and SCL are terminated with pullup resistors to a different supply voltage to the MAX7327's supply voltage, and if that pullup supply rises later than the MAX7327's supply, then SDA or SCL may appear at power-up to be connected to GND. In such applications, use the four address combinations that are selected by connecting address inputs ADO and AD2 to V+ or GND (shown in **bold** in Tables 2 and 3). These selections are guaranteed to be correct at power-up, independent of SDA and SCL behavior. If one of the other 12 address combinations is used, an unexpected combination of pullups might be asserted until the first I<sup>2</sup>C transmission (to any device, not necessarily the MAX7327) is put on the bus.

Table 2. MAX7327 Address Map for Outputs O0, O1, O6, O7, and Ports P2-P5

| 1   | PIN DEVICE ADDRESS |           |            |            |    | PORTS POWER-UP DEFAULT 40kΩ INPUT PULLUPS ENABLE |            |    |    |    |    | ED |    |    |    |    |                                       |    |    |    |    |          |                                          |
|-----|--------------------|-----------|------------|------------|----|--------------------------------------------------|------------|----|----|----|----|----|----|----|----|----|---------------------------------------|----|----|----|----|----------|------------------------------------------|
| AD2 | AD0                | <b>A6</b> | <b>A</b> 5 | <b>A</b> 4 | А3 | <b>A2</b>                                        | <b>A</b> 1 | A0 | 07 | 06 | P5 | P4 | Р3 | P2 | 01 | 00 | 07 06                                 | P5 | P4 | P3 | P2 | 01       | 00                                       |
| SCL | GND                | 1         | 1          | 0          | 0  | 0                                                | 0          | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | S                                     | Υ  | Υ  | _  | _  |          | n                                        |
| SCL | V+                 | 1         | 1          | 0          | 0  | 0                                                | 0          | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | are not enabled for push-pull outputs | Υ  | Υ  | Υ  | Υ  | <u> </u> | מופ ווטן פוומטופט וטן אמאון-אטוו טענאטנא |
| SCL | SCL                | 1         | 1          | 0          | 0  | 0                                                | 1          | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | ont                                   | Υ  | Υ  | Υ  | Υ  | -        |                                          |
| SCL | SDA                | 1         | 1          | 0          | 0  | 0                                                | 1          | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | Ē                                     | Υ  | Υ  | Υ  | Υ  | =        | 5                                        |
| SDA | GND                | 1         | 1          | 0          | 0  | 1                                                | 0          | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | <b>α</b> -μ                           | Υ  | Υ  | _  | _  | 2        | _                                        |
| SDA | V+                 | 1         | 1          | 0          | 0  | 1                                                | 0          | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | Isno                                  | Υ  | Υ  | Υ  | Υ  | 2        |                                          |
| SDA | SCL                | 1         | 1          | 0          | 0  | 1                                                | 1          | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | or p                                  | Υ  | Υ  | Υ  | Υ  | 7        | <u>-</u>                                 |
| SDA | SDA                | 1         | 1          | 0          | 0  | 1                                                | 1          | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | d fc                                  | Υ  | Υ  | Υ  | Υ  | 7        | 5                                        |
| GND | GND                | 1         | 1          | 0          | 1  | 0                                                | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | ple                                   | _  | _  | _  | _  | 2        | <u>ם</u>                                 |
| GND | V+                 | 1         | 1          | 0          | 1  | 0                                                | 0          | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | ena                                   | _  | _  | Υ  | Υ  | 2        | <u> </u>                                 |
| GND | SCL                | 1         | 1          | 0          | 1  | 0                                                | 1          | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | ot e                                  |    | _  | Υ  | Υ  | †        |                                          |
| GND | SDA                | 1         | 1          | 0          | 1  | 0                                                | 1          | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | Φ.                                    | _  | _  | Υ  | Υ  | 2        | =<br>D                                   |
| V+  | GND                | 1         | 1          | 0          | 1  | 1                                                | 0          | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | s ar                                  | Υ  | Υ  | _  | _  | Č        | g                                        |
| V+  | V+                 | 1         | 1          | 0          | 1  | 1                                                | 0          | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | sdn                                   | Υ  | Υ  | Υ  | Υ  | 2        | <u>n</u>                                 |
| V+  | SCL                | 1         | 1          | 0          | 1  | 1                                                | 1          | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | Pullups                               | Υ  | Υ  | Υ  | Υ  | -        | s dniin L                                |
| V+  | SDA                | 1         | 1          | 0          | 1  | 1                                                | 1          | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |                                       | Υ  | Υ  | Υ  | Υ  |          | _                                        |

Table 3. MAX7327 Address Map for Outputs O8-O15

| 1   | IN<br>ECTION |    |            | DEVI       | CE ADD | RESS |            |    | OUTPUTS POWER-UP DEFAULT |     |     |     |     |     |            |    |
|-----|--------------|----|------------|------------|--------|------|------------|----|--------------------------|-----|-----|-----|-----|-----|------------|----|
| AD2 | AD0          | A6 | <b>A</b> 5 | <b>A</b> 4 | А3     | A2   | <b>A</b> 1 | Α0 | O15                      | 014 | 013 | 012 | 011 | 010 | <b>O</b> 9 | 08 |
| SCL | GND          | 1  | 0          | 1          | 0      | 0    | 0          | 0  | 1                        | 1   | 1   | 1   | 0   | 0   | 0          | 0  |
| SCL | V+           | 1  | 0          | 1          | 0      | 0    | 0          | 1  | 1                        | 1   | 1   | 1   | 1   | 1   | 1          | 1  |
| SCL | SCL          | 1  | 0          | 1          | 0      | 0    | 1          | 0  | 1                        | 1   | 1   | 1   | 1   | 1   | 1          | 1  |
| SCL | SDA          | 1  | 0          | 1          | 0      | 0    | 1          | 1  | 1                        | 1   | 1   | 1   | 1   | 1   | 1          | 1  |
| SDA | GND          | 1  | 0          | 1          | 0      | 1    | 0          | 0  | 1                        | 1   | 1   | 1   | 0   | 0   | 0          | 0  |
| SDA | V+           | 1  | 0          | 1          | 0      | 1    | 0          | 1  | 1                        | 1   | 1   | 1   | 1   | 1   | 1          | 1  |
| SDA | SCL          | 1  | 0          | 1          | 0      | 1    | 1          | 0  | 1                        | 1   | 1   | 1   | 1   | 1   | 1          | 1  |
| SDA | SDA          | 1  | 0          | 1          | 0      | 1    | 1          | 1  | 1                        | 1   | 1   | 1   | 1   | 1   | 1          | 1  |
| GND | GND          | 1  | 0          | 1          | 1      | 0    | 0          | 0  | 0                        | 0   | 0   | 0   | 0   | 0   | 0          | 0  |
| GND | V+           | 1  | 0          | 1          | 1      | 0    | 0          | 1  | 0                        | 0   | 0   | 0   | 1   | 1   | 1          | 1  |
| GND | SCL          | 1  | 0          | 1          | 1      | 0    | 1          | 0  | 0                        | 0   | 0   | 0   | 1   | 1   | 1          | 1  |
| GND | SDA          | 1  | 0          | 1          | 1      | 0    | 1          | 1  | 0                        | 0   | 0   | 0   | 1   | 1   | 1          | 1  |
| V+  | GND          | 1  | 0          | 1          | 1      | 1    | 0          | 0  | 1                        | 1   | 1   | 1   | 0   | 0   | 0          | 0  |
| V+  | V+           | 1  | 0          | 1          | 1      | 1    | 0          | 1  | 1                        | 1   | 1   | 1   | 1   | 1   | 1          | 1  |
| V+  | SCL          | 1  | 0          | 1          | 1      | 1    | 1          | 0  | 1                        | 1   | 1   | 1   | 1   | 1   | 1          | 1  |
| V+  | SDA          | 1  | 0          | 1          | 1      | 1    | 1          | 1  | 1                        | 1   | 1   | 1   | 1   | 1   | 1          | 1  |

#### I/O Port Inputs

I/O port inputs switch at CMOS logic levels as determined by the expander's supply voltage, and are overvoltage tolerant to +6V, independent of the expander's supply voltage.

#### I/O Port Input Transition Detection

All I/O ports configured as inputs are monitored for changes since the expander was last accessed through the serial interface. The state of the ports is stored in an internal "snapshot" register for transition monitoring. The snapshot is continuously compared with the actual input conditions, and if a change is detected for any port input,  $\overline{\text{INT}}$  is asserted to signal a state change. The input ports are sampled (internally latched into the snapshot register) and the old transition flags cleared during the I<sup>2</sup>C acknowledge of every MAX7327 read and write access. The previous port transition flags are read through the serial interface as the second byte of a 2-byte read sequence.

A long read sequence (more than 2 bytes) can be used to poll the expander continuously without the overhead of resending the slave address. If more than 2 bytes are read from the expander, the expander repeatedly returns the 2 bytes of input port data followed by the transition flags. The inputs are repeatedly resampled and the transition flags repeatedly reset for each pair of bytes read. All changes that occur during a long read sequence are detected and reported.

The  $\overline{\text{INT}}$  output is not reasserted during a read sequence to avoid recursive reentry into an interrupt service routine. Instead, if a data change occurs that would normally cause the  $\overline{\text{INT}}$  output to be set, the  $\overline{\text{INT}}$  assertion is delayed until the STOP condition.  $\overline{\text{INT}}$  is not reasserted upon a STOP condition if the changed input data is read before the STOP occurs. The  $\overline{\text{INT}}$  logic ensures that unnecessary interrupts are not asserted, yet data changes are detected and reported no matter when the change occurs.

### **Serial Interface**

#### Serial Addressing

The MAX7327 operates as a slave that sends and receives data through an I<sup>2</sup>C interface. The interface uses a serial-data line (SDA) and a serial-clock line (SCL) to achieve bidirectional communication between master(s) and slave(s). The master initiates all data transfers to and from the MAX7327 and generates the SCL clock that synchronizes the data transfer (Figure 1).

SDA operates as both an input and an open-drain output. A pullup resistor, typically 4.7k $\Omega$ , is required on SDA. SCL operates only as an input. A pullup resistor, typically 4.7k $\Omega$ , is required on SCL if there are multiple masters on the 2-wire interface, or if the master in a single-master system has an open-drain SCL output.

Each transmission consists of a START condition sent by a master, followed by the MAX7327's 7-bit slave addresses plus  $R/\overline{W}$  bits, one or more data bytes, and finally a STOP condition (Figure 2).

#### START and STOP Conditions

Both SCL and SDA remain high when the interface is not busy. A master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, the master issues a STOP (P) condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission (Figure 2).

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on SDA must remain stable while SCL is high (Figure 3).



Figure 1. 2-Wire Serial Interface Timing Details



Figure 2. START and STOP Conditions



Figure 3. Bit Transfer

#### Acknowledge

The acknowledge bit is a clocked 9th bit the recipient uses to acknowledge receipt of each byte of data (Figure 4). Each byte transferred effectively requires 9 bits. The master generates the 9th clock pulse, and the recipient pulls down SDA during the acknowledge clock pulse, such that the SDA line is stable low during the high period of the clock pulse. When the master is transmitting to the MAX7327, the MAX7327 generates the acknowledge bit because the device is the recipient. When the MAX7327 is transmitting to the master, the master generates the acknowledge bit because the master is the recipient.

#### Slave Address

The MAX7327 has two different 7-bit slave addresses (Figure 5). The addresses are different to communicate to the eight push-pull outputs, O8-O15, or the other eight I/Os. The eighth bit following the 7-bit slave address is the R/W bit. It is low for a write command, and high for a read command.

The first (A6), second (A5), and third (A4) bits of the MAX7327 slave address are always 1, 1, and 0 (O0, O1, P2–P5, O6, O7) or 1, 0, and 1 (O8–O15). Connect AD0 and AD2 to GND, V+, SDA, or SCL to select slave address bits A3, A2, A1, and A0. The MAX7327 has 16 possible slave addresses (Tables 2 and 3), allowing up to 16 MAX7327 devices on an I<sup>2</sup>C bus.



Figure 4. Acknowledge

#### Accessing the MAX7327

The MAX7327 is a combination of MAX7320 and MAX7323. The group A of eight ports (O0, O1, P2–P5, O6, and O7) corresponding to those of the MAX7323 and the group B of eight ports (O8–O15) corresponding to those of the MAX7320 are read/write separately through their own addresses as shown by Tables 2 and 3, respectively.

A **single-byte read** from the group A ports of the MAX7327 returns the status of the four I/O ports and the four output ports (read back as inputs), and clear both the internal transition flags and the INT output when the master acknowledges the slave address byte.

A **2-byte read** from the group A ports of the MAX7327 returns the status of the four I/O ports and the four output ports (as for a single byte read), followed by the four transition flags for the four I/O ports. The internal transition flags and the INT output are cleared automatically when the master acknowledges the slave address byte (but the previous transition flag data is sent as the second byte).

A **multibyte read** (more than 2 bytes before the I<sup>2</sup>C STOP bit) from the group A ports of the MAX7327 repeatedly returns the port data, alternating with the transition flags. As the port data is resampled for each transmission, and the transition flags are reset each time, a multibyte read continuously returns the current data and identifies any changing I/O ports.

If a port input data change occurs during the read sequence, then  $\overline{\text{INT}}$  is reasserted during the I<sup>2</sup>C STOP bit. The MAX7327 does not generate another interrupt during a single-byte or multibyte MAX7327 read routine.

Input port data is sampled during the preceding I<sup>2</sup>C acknowledge bit (the acknowledge bit for the I<sup>2</sup>C slave address in the case of a single-byte or 2-byte read).



Figure 5. Slave Address



A **single-byte read** from the group B ports of the MAX7327 returns the status of the eight output ports, read back as inputs.

A **2-byte read** from the group B ports of the MAX7327 repeatedly returns the status of the eight output ports, read back as inputs.

A **multibyte read** (more than 2 bytes before the  $I^2C$  STOP bit) from the group B ports of the MAX7327 repeatedly returns the status of the eight output ports, read back as inputs.

A **single-byte write** to the group A or B ports of the MAX7327 sets the logic state of all eight ports.

A **multibyte write** to the group A or B ports of the MAX7327 repeatedly sets the logic state of all eight ports.

#### Reading the MAX7327

A read from the group A ports of the MAX7327 starts with the master transmitting the port group's slave address with the R/W bit set to high. The MAX7327 acknowledges the slave address, and samples the status of the ports during the acknowledge bit. INT goes high during the slave address acknowledge. The master can then issue a STOP condition after the acknowledge. The snapshot is taken, and the INT status remains unchanged, if the master terminates the serial transition with a no-acknowledge.

When the master reads one byte from the group A ports of the MAX7327 and subsequently issues a STOP condition (Figure 6), the MAX7327 transmits the current port data, clears the change flags, and resets the tran-



Figure 6. Reading Group A Ports of the MAX7327 (1 Data Byte)

sition detection. INT deasserts during the slave acknowledge. The new snapshot data is the current port data transmitted to the master, and therefore, port changes occuring during the transmission are detected. INT remains high until the STOP condition.

When the master reads 2 bytes from the group A ports of the MAX7327 and subsequently issues a STOP condition (Figure 7), the MAX7327 transmits the current port data, followed by the change flags. The change flags are then cleared, and transition detection is reset. INT goes high (high impedance if an external pullup resistor is not fitted) during the slave acknowledge. The new snapshot data is the current port data transmitted to the master, and therefore, port changes occuring during the transmission are detected. INT remains high until the STOP condition.

A read from the group B ports of the MAX7327 starts with the master transmitting the group's slave address with the  $R/\overline{W}$  bit set high. The MAX7327 acknowledges the slave address, and samples the logic state of the output ports during the acknowledge bit. The master can read one or more bytes from the group B ports of the MAX7327 and then issues a STOP condition (Figure 8). The MAX7327 transmits the current port data, read back from the actual port outputs (not the port output latches) during the acknowledge. If a port is forced to a logic state other than its programmed state, the readback reflects this. If driving a capacitive load, the readback port level verification algorithms may need to take the RC rise/fall time into account.

Typically, the master reads one byte from the group B ports of the MAX7327, then issues a STOP condition (Figure 8). However, the master can read two or more



Figure 7. Reading Group A Ports of the MAX7327 (2 Data Bytes)



Figure 8. Reading Group B Ports of MAX7327

bytes from the group B ports of the MAX7327, then issues a STOP condition. In this case, the MAX7327 resamples the port outputs during each acknowledge and transmits the new data each time.

#### Writing to the MAX7327

A write to the group A or B ports of the MAX7327 starts with the master transmitting the group's slave address with the R/W bit set low. The MAX7327 acknowledges the slave address, and samples the ports during the acknowledge bit. INT goes high (high impedance if an external pullup resistor is not fitted) during the slave acknowledge only when it writes to the group A ports. The master can now transmit one or more bytes of data. The MAX7327 acknowledges these subsequent bytes of data and updates the corresponding group's ports with each new byte until the master issues a STOP condition (Figure 9).

### Applications Information

#### Port Input and I<sup>2</sup>C Interface Level Translation from Higher or Lower Logic Voltages

The MAX7327's SDA, SCL, AD0, AD2, RST, INT, and the four I/O ports P2–P5 are overvoltage protected to +6V, independent of V+. This allows the MAX7327 to operate from a lower supply voltage, such as +3.3V, while the I<sup>2</sup>C interface and/or some of the four I/O ports are driven from a higher logic level, such as +5V.

The MAX7327 can operate from a higher supply voltage, such as +3V, while the  $I^2C$  interface and/or some

of the four I/O ports P2–P5 are driven from a lower logic level, such as +2.5V. For V+ < 1.8V, apply a minimum voltage of 0.8 x V+ to assert a logic-high on any input. For a V+  $\geq$  1.8V, apply a voltage of 0.7 x V+ to assert a logic-high. For example, a MAX7327 operating from a +5V supply may not recognize a +3.3V nominal logic-high. One solution for input-level translation is to drive MAX7327 inputs from open-drain outputs. Use a pullup resistor to V+ or a higher supply to ensure a high logic voltage greater than 0.7 x V+.

#### **Port Output Signal Level Translation**

The open-drain output architecture allows for level translation to higher or lower voltages than the MAX7327's supply. Use an external pullup resistor on any output to convert the high-impedance logic-high condition to a positive voltage level. The resistor can be connected to any voltage up to +6V, and the resistor value chosen to ensure no more than 20mA to be sunk in logic-low condition. For interfacing CMOS inputs, a pullup resistor value of 220k $\Omega$  is a good starting point. Use a lower resistance to improve noise immunity, in applications where power consumption is less critical, or where a faster rise time is needed for a given capacitive load.

Each of the 12 push-pull output ports has protection diodes to V+ and GND. When a port output is driven to a voltage higher than V+ or lower than GND, the appropriate protection diode clamps the output to a diode drop above V+ or below GND. When the MAX7327 is powered down (V+ = 0V), every output port's protection



Figure 9. Writing the MAX7327

diodes to V+ and GND continue to appear as a diode clamp from each output to GND (Figure 10).

Each of the four I/O ports P2–P5 has a protection diode to GND (Figure 11). When a port output is driven to a voltage lower than GND, the protection diode clamps the output to a diode drop below GND.

Each of the four I/O ports P2–P5 also has a 40k $\Omega$  (typ) pullup resistor that can be enabled or disabled. When a port input is driven to a voltage higher than V+, the body diode of the pullup enable switch conducts and the 40k $\Omega$  pullup resistor is enabled. When the MAX7327 is powered down (V+ = 0V), each I/O port appears as a 40k $\Omega$  resistor in series with a diode connected to 0V. Input ports are protected to +6V under any of these circumstances (Figure 11).

#### **Driving LED Loads**

When driving LEDs from one of the  $12^\circ$  push-pull outputs, a resistor must be fitted in series with the LED to limit the LED current to no more than 20mA. Connect the LED cathode to the MAX7327 port, and the LED anode to V+ through the series current-limiting resistor,  $R_{LED}$ . Set the port output low to light the LED. Choose the resistor value according to the following formula:

where:

 $R_{LED}$  is the resistance of the resistor in series with the LED  $(\Omega)$ .

 $\label{eq:VSUPPLY} V_{SUPPLY} \mbox{ is the supply voltage used to drive the LED (V).} \\ V_{LED} \mbox{ is the forward voltage of the LED (V).} \\$ 



Figure 10. MAX7327 Push-Pull Output Port Structure

 $V_{OL}$  is the output low voltage of the MAX7327 when sinking  $I_{LED}$  (V).

ILED is the desired operating current of the LED (A).

For example, to operate a 2.2V red LED at 10mA from a +5V supply:

$$R_{LED} = (5 - 2.2 - 0.1) / 0.01 = 270\Omega$$

#### **Driving Load Currents Higher than 20mA**

The MAX7327 can be used to drive loads such as relays that draw more than 20mA by paralleling outputs. Use at least one output per 20mA of load current; for example, a 5V 330mW relay draws 66mA, and therefore, requires four paralleled outputs. Any combination of outputs can be used as part of a load-sharing design because any combination of ports can be set or cleared at the same time by writing to the MAX7327. Do not exceed a total sink current of 100mA for the device.

The MAX7327 must be protected from the negative voltage transient generated when switching off inductive loads (such as relays), by connecting a reverse-biased diode across the inductive load. Choose the peak current for the diode to be greater than the inductive load's operating current.

#### **Power-Supply Considerations**

The MAX7327 operates with a supply voltage of +1.71V to +5.5V. Bypass the supply to GND with a ceramic capacitor of at least  $0.047\mu F$  as close as possible to the device. For the TQFN version, additionally connect the exposed pad to GND.



Figure 11. MAX7327 Open-Drain I/O Port Structure

### **Functional Diagram**



### **Typical Application Circuit**



### Pin Configurations (continued)



\_Chip Information

PROCESS: BiCMOS

### Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)

|               | COMMON DIMENSIONS |         |      |      |        |      |      |           |      |           |        |                                                                |      |                                                                               |      |  |
|---------------|-------------------|---------|------|------|--------|------|------|-----------|------|-----------|--------|----------------------------------------------------------------|------|-------------------------------------------------------------------------------|------|--|
| PKG           | 12                | ≥L 4×   | 4    | 16   | L 4x   | 4    | 20   | )L 4×     | 4    | 24        | 4L 4×  | :4                                                             | 28   | 3L 4×                                                                         | :4   |  |
| REF.          | MIN.              | NDM.    | MAX. | MIN. | NDM.   | MAX. | MIN. | NDM.      | MAX. | MIN.      | NDM.   | MAX.                                                           | MIN. | NDM.                                                                          | MAX. |  |
| Α             | 0.70              | 0.75    | 0.80 | 0.70 | 0.75   | 0.80 | 0.70 | 0.75      | 0.80 | 0.70      | 0.75   | 0.80                                                           | 0.70 | 0.75                                                                          | 0.80 |  |
| A1            | 0.0               | 0.02    | 0.05 | 0.0  | 0.02   | 0.05 | 0.0  | 0.02      | 0.05 | 0.0       | 0.02   | 0.05                                                           | 0.0  | 0.02                                                                          | 0.05 |  |
| A2            | A2 0.20 REF       |         | F    | 0    | .20 RE | F    | 0    | .20 RE    | F    | 0         | .20 RE | F                                                              | 0.   |                                                                               |      |  |
| b             | 0.25              | 0.30    | 0.35 | 0.25 | 0.30   | 0.35 | 0.20 | 0.25      | 0.30 | 0.18      | 0.23   | 0.30                                                           | 0.15 | 0.20                                                                          | 0.25 |  |
| D             | 3,90              | 4.00    | 4.10 | 3.90 | 4.00   | 4.10 | 3.90 | 4.00      | 4.10 | 3.90      | 4.00   | 4.10                                                           | 3.90 | 4.00                                                                          | 4.10 |  |
| E             | 3.90              | 4.00    | 4.10 | 3.90 | 4.00   | 4.10 | 3.90 | 4.00      | 4.10 | 3.90      | 4.00   | 4.10                                                           | 3.90 | 4.00                                                                          | 4.10 |  |
| e             |                   | 0.80 BS | C.   | 0.   | 65 BS  | C.   | 0    | 0.50 BSC. |      | 0.50 BSC. |        | C.                                                             | 0    | 0.40 BSC.                                                                     |      |  |
| k             | 0.25              | -       | -    | 0.25 | -      | -    | 0.25 | -         | -    | 0.25      | -      | -                                                              | 0.25 | -                                                                             | -    |  |
| L             | 0.45              | 0.55    | 0.65 | 0.45 | 0.55   | 0.65 | 0.45 | 0.55      | 0.65 | 0.30      | 0.40   | 0.50                                                           | 0.30 | 0.40                                                                          | 0.50 |  |
| N             | N 12              |         |      |      | 16     |      |      | 20        |      |           | 24     |                                                                |      | 0.20 RE 0.15 0.20 3.90 4.00 0.40 BS 0.25 − 0.30 0.40 28 7                     |      |  |
| N2D           | D 3               |         |      | 4    |        |      | 5    |           |      | 6         |        | 0.0 0.02 0.20 RE 0.15 0.20 3.90 4.00 0.40 B3 0.25 0.30 0.40 28 |      |                                                                               |      |  |
| NE            |                   | 3       |      |      | 4      |      |      | 5         |      |           | 6      |                                                                |      | 7                                                                             |      |  |
| Jedec<br>Var. |                   | WGGB    |      |      | WGGC   | _    | 1    | /GGD-     | 1    |           | WGGD-  | .5                                                             |      | 0.70 0.75 0.00 0.02 0.20 RE 0.15 0.20 3.90 4.00 0.40 BS 0.25 - 0.30 0.40 28 7 |      |  |

| EXPOSED PAD VARIATIONS |       |      |      |      |      |               |         |  |  |  |  |  |
|------------------------|-------|------|------|------|------|---------------|---------|--|--|--|--|--|
| PKG.                   | DS E5 |      |      |      |      | DOWN<br>BONDS |         |  |  |  |  |  |
| CODES                  | MIN.  | NOM. | MAX. | MIN. | NDM. | MAX.          | ALLOVED |  |  |  |  |  |
| T1244-3                | 1.95  | 2.10 | 2.25 | 1.95 | 2.10 | 2.25          | YES     |  |  |  |  |  |
| T1244-4                | 1.95  | 2.10 | 2.25 | 1.95 | 2.10 | 2.25          | ND      |  |  |  |  |  |
| T1644-3                | 1.95  | 2.10 | 2.25 | 1.95 | 2.10 | 2.25          | YES     |  |  |  |  |  |
| T1644-4                | 1.95  | 2.10 | 2.25 | 1.95 | 2.10 | 2.25          | NO      |  |  |  |  |  |
| T2044-2                | 1.95  | 2.10 | 2.25 | 1.95 | 2.10 | 2.25          | YES     |  |  |  |  |  |
| T2044-3                | 1.95  | 2.10 | 2.25 | 1.95 | 2.10 | 2.25          | ND      |  |  |  |  |  |
| T2444-2                | 1.95  | 2.10 | 2.25 | 1.95 | 2.10 | 2.25          | YES     |  |  |  |  |  |
| T2444-3                | 2.45  | 2.60 | 2.63 | 2.45 | 2.60 | 2.63          | YES     |  |  |  |  |  |
| T2444-4                | 2.45  | 2.60 | 2.63 | 2.45 | 2.60 | 2.63          | ND      |  |  |  |  |  |
| T2844-1                | 2.50  | 2.60 | 2.70 | 2.50 | 2.60 | 2.70          | ND      |  |  |  |  |  |

#### NOTES:

- 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
- 3. N IS THE TOTAL NUMBER OF TERMINALS.
- THE TERMINAL \$1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL \$1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL \$1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
- (5) DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP.
- 6 ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.
- 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.
- COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
- 9. DRAWING CONFORMS TO JEDEC MO220, EXCEPT FOR T2444-3, T2444-4 AND T2844-1.
- MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONLY.
- 11. COPLANARITY SHALL NOT EXCEED 0.08mm
- 12. WARPAGE SHALL NOT EXCEEND 0.10mm
- A LEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION "6", ±0.05.
- 14. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY

DALLAS ///XI//I

PACKAGE OUTLINE, 12, 16, 20, 24, 28L THIN QFN, 4x4x0.8mm

DOCUMENT CONTROL NO.

-DRAWING NOT TO SCALE-

### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)



|      | _ A2 h X 45° →                     |
|------|------------------------------------|
| - A1 | C                                  |
|      | $\alpha$ $E \longrightarrow  $ $I$ |

|     | INCH           | ES     | MILLIM   | IETERS |  |  |  |  |
|-----|----------------|--------|----------|--------|--|--|--|--|
| MIG | MIN            | MAX    | MIN      | MAX    |  |  |  |  |
| Α   | .053           | .069   | 1.35     | 1.75   |  |  |  |  |
| A1  | .004           | .010   | .102     | .254   |  |  |  |  |
| A2  | .049           | .065   | 1.245    | 1.651  |  |  |  |  |
| В   | .008           | .012   | 0.20     | 0.30   |  |  |  |  |
| С   | .0075          | .0098  | 0.191    | 0.249  |  |  |  |  |
| D   |                | SEE VA | RIATION: | S      |  |  |  |  |
| E   | .150           | .157   | 3,81     | 3,99   |  |  |  |  |
| e   | .025           | BSC    | 0.635    | BZC    |  |  |  |  |
| Н   | .230           | .244   | 5.84     | 6.20   |  |  |  |  |
| h   | .010           | .016   | 0.25     | 0.41   |  |  |  |  |
| L   | .016           | 035،   | 0.41     | 0.89   |  |  |  |  |
| N   | SEE VARIATIONS |        |          |        |  |  |  |  |
| α   | 0*             | 8*     | 0.       | 8°     |  |  |  |  |

#### VARIATIONS:

|   | INCHE | S     | MILLIM | ETERS |    |    |
|---|-------|-------|--------|-------|----|----|
|   | MIN.  | MAX.  | MIN.   | MAX.  | Ν  |    |
| D | .189  | .196  | 4.80   | 4.98  | 16 | ΑВ |
| S | .0020 | .0070 | 0.05   | 0.18  |    |    |
| D | .337  | .344  | 8.56   | 8.74  | 20 | ΑD |
| S | .0500 | ،0550 | 1,270  | 1,397 |    |    |
| D | .337  | .344  | 8.56   | 8.74  | 24 | ΑE |
| 2 | .0250 | .0300 | 0.635  | 0.762 |    |    |
| D | .386  | .393  | 9.80   | 9.98  | 28 | ΑF |
| S | .0250 | .0300 | 0.635  | 0.762 |    |    |

- 1). D & E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.
  2). MOLD FLASH OR PROTRUSIONS NOT TO EXCEED .006" PER SIDE.
  3). CONTROLLING DIMENSIONS: INCHES.
- 4). MEETS JEDEC MO137.

| DALLAS<br>SEMICONDUCTOR<br>PROPRIETARY INFORMATION | /IX |  |
|----------------------------------------------------|-----|--|
| TITLE                                              |     |  |

PACKAGE OUTLINE, QSOP .150", .025" LEAD PITCH

DOCUMENT CONTROL NO. 21-0055 APPROVAL

F

### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



# **MAX7327**

# I2C Port Expander with 12 Push-Pull Outputs and 4 Open-Drain I/Os

### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)

#### NOTES:

- 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
- 3. N IS THE TOTAL NUMBER OF TERMINALS.

4 THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.

DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP.

6 ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.

- 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.
- 8. COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
- 9. REFER TO JEDEC MO-220 EXCEPT D2, E2, & L DIMENSIONS.
- 10. WARPAGE SHALL NOT EXCEED 0.10mm.

MARKING IS FOR PACKAGE ORIENTATION PURPOSE ONLY.

| COM  | ION DI | MENSION  |      | N<br>O      |  |  |  |  |  |
|------|--------|----------|------|-------------|--|--|--|--|--|
| REF. | MIN.   | NOM.     | MAX. | 0<br>T<br>E |  |  |  |  |  |
| A    | 0.70   | 0.75     | 0.80 |             |  |  |  |  |  |
| A1   | 0      | -        | 0.05 |             |  |  |  |  |  |
| А3   |        | 0.20 REF |      |             |  |  |  |  |  |
| Ь    | 0.15   |          |      |             |  |  |  |  |  |
| D    | 3.40   | 3.50     | 3.60 |             |  |  |  |  |  |
| Ε    | 3.40   | 3.50     | 3.60 |             |  |  |  |  |  |
| е    |        | 0.40 BS  | 5    |             |  |  |  |  |  |
| К    | 0.25   | -        | 1    |             |  |  |  |  |  |
| L    | 0.30   | 0.35     | 0.40 |             |  |  |  |  |  |
| N    |        |          |      |             |  |  |  |  |  |
| ND   |        |          |      |             |  |  |  |  |  |
| NE   |        | 6        |      |             |  |  |  |  |  |

| EXPOSED PAD VARIATIONS |           |      |      |      |      |      |  |  |  |
|------------------------|-----------|------|------|------|------|------|--|--|--|
|                        |           | D2   |      |      | E2   |      |  |  |  |
|                        | MIN. NOM. |      |      |      | NOM. | MAX. |  |  |  |
| T243A3-1               | 2.20      | 2.30 | 2.40 | 2.20 | 2.30 | 2.40 |  |  |  |

DALLAS / I / IX / I

PACKAGE OUTLINE

24L THIN QFN 3.5x3.5x0.8 mm DOCUMENT CONTROL NO.

APPROVAL

21 - 0188

-DRAWING NOT TO SCALE-

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.