## **M5R Series** 0.200 (5.08) SUGGESTED SOLDER PAD LAYOUT 0.118 (3.00) $\mathbf{H}$ $\mathbf{H}$ $\mathbf{H} \mathbf{H} \mathbf{H}$ **FUNCTION** Enable Ground/Cover Output Q N/C +Vcc N/C or Output Q **Pin Connections** in inches (mm). 0.100 (2.54) TYP OPTIONAL 6-PIN PACKAGE WITH TRISTATE ## 9x14 mm, 3.3 Volt, LVPECL/LVDS, Clock Oscillator | | PARAMETER | Symbol | Min. | Тур. | Max. | Units | Condition/Notes | |---------------------------|-----------------------|--------|----------------------------------------------------|------|----------|--------|----------------------------| | Electrical Specifications | Frequency Range | F | 0.75 | | 800 | MHz | | | | Operating Temperature | TA | (See Ordering Information) | | | | | | | Storage Temperature | Ts | -55 | | +125 | °C | | | | Frequency Stability | ∆F/F | (See Ordering Information) | | | | See Note 1 | | | Aging | | | | | | | | | 1st Year | | | ±2 | ppm | | | | | Thereafter (per year) | | | ±1 | ppm | | | | | Input Voltage | Vcc | 3.135 | 3.3 | 3.465 | V | | | | PECL Input Current | lcc | | | 60 | mA | 0.75 to 24 MHz | | | | | | | 95 | mA | 24 to 96 MHz | | | | | | | 105 | mA | 96 to 800 MHz | | | LVDS Input Current | lcc | | | 30 | mA | 0.75 to 24 MHz | | | | | | | 60 | mA | 24 to 800 MHz | | | Output Type | | | | | | PECL/LVDS | | | Load | | 50 Ohms to Vcc -2 VDC<br>100 Ohm differential load | | | | See Note 2 | | | | | | | | | PECL Waveform | | | | | | | | | LVDS Waveform | | | Symmetry (Duty Cycle) | | (See Ordering Information) | | | | @ Vcc-1.3 VDC (LVPECL) | | | | | | | | | @ 50% of waveform (LVDS) | | | Output Skew | | | | 200 | ps | PECL | | | Differential Voltage | | 250 | 340 | 450 | mV | LVDS | | | Logic "1" Level | Voh | Vcc-1.02 | | | V | PECL | | | Logic "0" Level | Vol | | | Vcc-1.63 | V | PECL | | | Rise/Fall Time | Tr/Tf | | 0.35 | 0.55 | ns | @ 20/80% LVPECL | | | | | | .50 | 1.0 | ns | @ 20/80% LVDS | | | Enable Function | | 80% Vcc min. Or N/C: output active | | | | | | | | | 20% Vcc max.: output disables to high-Z | | | high-Z | "R" & "T" output types | | | Start up Time | | | 5 | | ms | | | | Phase Jitter | φJ | | | | | Integrated 12 kHz - 20 MHz | | | ≥ <b>20</b> MHz | | | 3 | 5 | ps RMS | | - 1. Calibration, deviation over temperature, shock, vibration, and aging. - 2. PECL load see load circuit diagram #5. LVDS load see load circuit diagram #9. | Softman Softman | Ordering Information 00.0000 M5R 1 8 Z Q J -R MHz | | | | | |------------------------|----------------------------------------------------------------------------------------------|--|--|--|--| | | Product Series ——— | | | | | | | Temperature Range | | | | | | 0.560 | 1: 0°C to +70°C 2: -40°C to +85°C 6: -20°C to +70°C 7: -0°C to +85°C | | | | | | (14.22) MAX | 8: 0°C to +50°C | | | | | | WAA | Stability | | | | | | | 3: ±100 ppm 4: ±50 ppm 5: ±35 ppm | | | | | | 0.385 (9.78) | <b>6</b> : ±25 ppm <b>8</b> : ±20 ppm | | | | | | MAX 0.035 (0.89) 0.30C | Output Type Tr. Simple Facility | | | | | | 1 2 RAD REF (7.62) | R: Complementary Enable T: Single Enable Z: Complementary w/o Enable X: Single w/o Enable | | | | | | DENOTES PIN 1. | Symmetry/Output Logic Type | | | | | | DENOTED FINAL. | L: 45/55% LVDS P: 45/55% PECL | | | | | | 0.185 (4.70) MAX | H: 40/60% LVDS Q: 40/60% PECL | | | | | | | Package/Lead Configurations — J: J-lead | | | | | | 0.040 (1.02) TYP | RoHS Compliance | | | | | | | Blank: non-RoHS compliant part | | | | | | 0.018 | -R: RoHS compliant part | | | | | | (0.46) | Frequency (customer specified) | | | | | | TYP | Calibration, deviation over temperature, shock, vibration, and aging. | | | | | | | 2 PECL load - see load circuit diagram #5 LVDS load - see load circuit diagram #9 | | | | | - 3 4 5 4 Pin 6 Pin 1 3 MtronPTI reserves the right to make changes to the product(s) and service(s) described herein without notice. No liability is assumed as a result of their use or application. ## MtronPTI Lead Free Solder Profile