



## GENERAL DESCRIPTION



The ICS85301 is a high performance 2:1 Differential-to-LVPECL Multiplexer and a member of the HiPerClockS™family of High Performance Clock Solutions from ICS. The ICS85301 can also perform differential translation because the differ-

ential inputs accept LVPECL, CML as well as LVDS levels. The ICS85301 is packaged in a small 3mm x 3mm 16 VFQFN package, making it ideal for use on space constrained boards.

## **BLOCK DIAGRAM**



## **F**EATURES

- 2:1 LVPECL MUX
- One LVPECL output
- Two differential clock inputs can accept: LVPECL, LVDS, CMI.
- Maximum input/output frequency: 3GHz
- Translates LVCMOS/LVTTL input signals to LVPECL levels by using a resistor bias network on nPCLK0, nPCLK0
- Propagation delay: 490ps (maximum)
- Part-to-part skew: 150ps (maximum)
- · Additive phase jitter, RMS: 0.009ps (typical)
- Full 3.3V or 2.5V operating supply
- -40°C to 85°C ambient operating temperature
- Available in both standard and lead-free RoHS compliant packages

## PIN ASSIGNMENT



#### ICS85301 16-Lead VFQFN 3mm x 3mm x 0.95 package body K Package

Top View



#### ICS85301

16-Lead TSSOP 4.4mm x 5.0mm x 0.92mm package body G Package

Top View

# DIFFERENTIAL-TO-LVPECL MULTIPLEXER

TABLE 1. PIN DESCRIPTIONS

| Number        | Name                 | Ty     | уре                 | Description                                                                                                                           |
|---------------|----------------------|--------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 1             | PCLK0                | Input  | Pulldown            | Non-inverting differential LVPECL clock input.                                                                                        |
| 2             | nPCLK0               | Input  | Pullup/<br>Pulldown | Inverting differential LVPECL clock input. V <sub>cc</sub> /2 default when left floating.                                             |
| 3             | PCLK1                | Input  | Pulldown            | Non-inverting differential LVPECL clock input.                                                                                        |
| 4             | nPCLK1               | Input  | Pullup/<br>Pulldown | Inverting differential LVPECL clock input. V <sub>cc</sub> /2 default when left floating.                                             |
| 5             | $V_{_{\mathrm{BB}}}$ | Output |                     | Bias voltage.                                                                                                                         |
| 7, 16         | nc                   | Unused |                     | No connect.                                                                                                                           |
| 6             | CLK_SEL              | Input  | Pulldown            | Clock select input. When HIGH, selects PCLK1, nPCLK1 inputs. When LOW, selects PCLK0, nPCLK0 inputs. LVCMOS / LVTTL interface levels. |
| 8, 13         | V <sub>cc</sub>      | Power  |                     | Positive supply pins.                                                                                                                 |
| 9, 12, 14, 15 | $V_{\sf EE}$         | Power  |                     | Negative supply pins.                                                                                                                 |
| 10, 11        | nQ, Q                | Output |                     | Differential output pair. LVPECL interface levels.                                                                                    |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 1       |         | рF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 37      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 37      |         | kΩ    |

TABLE 3. CONTROL INPUT FUNCTION TABLE

| Input   | Input Selected |  |
|---------|----------------|--|
| CLK_SEL | PCLK           |  |
| 0       | PCLK0, nPCLK0  |  |
| 1       | PCLK1, nPCLK1  |  |



# DIFFERENTIAL-TO-LVPECL MULTIPLEXER

#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>CC</sub> 4.6V

Inputs,  $V_1$  -0.5V to  $V_{cc}$  + 0.5 V

Outputs,  $I_{\odot}$ 

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\theta_{\text{IA}}$ 

 16 VFQFN
 51.5°C/W (0 lfpm)

 16 TSSOP
 89°C/W (0 lfpm)

 Storage Temperature, T<sub>STG</sub>
 -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{cc} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub> | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub> | Power Supply Current    |                 |         |         | 26      | mA    |

Table 4B. Power Supply DC Characteristics,  $V_{CC} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol          | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub> | Positive Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>EE</sub> | Power Supply Current    |                 |         |         | 24      | mA    |

Table 4C. LVCMOS / LVTTL DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ , Ta = -40°C to  $85^{\circ}$ C

| Symbol          | Parameter          |         | Test Conditions                                   | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|---------|---------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage | CLK_SEL |                                                   | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  | CLK_SEL |                                                   | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | CLK_SEL | $V_{CC} = V_{IN} = 3.465 V \text{ or } 2.625 V$   |         |         | 150                   | μΑ    |
| I               | Input Low Current  | CLK_SEL | $V_{CC} = 3.465V \text{ or } 2.625V, V_{IN} = 0V$ | -150    |         |                       | μΑ    |

NOTE: Outputs terminated with  $50\Omega$  to  $V_{cc}/2$ . See Parameter Measurement Information, "Output Load Test Circuit".

Table 4D. LVPECL DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol           | Parameter                   |                                 | Test Conditions                | Minimum | Typical | Maximum | Units |
|------------------|-----------------------------|---------------------------------|--------------------------------|---------|---------|---------|-------|
| I <sub>IH</sub>  | Input High Current          | PCLK0, nPCLK0,<br>PCLK1, nPCLK1 | $V_{CC} = V_{IN} = 3.465$      |         |         | 150     | μΑ    |
|                  | Input Low Current           | PCLK0, PCLK1                    | $V_{CC} = 3.465V, V_{IN} = 0V$ | -10     |         |         | μΑ    |
| <sup>I</sup> IL  | Imput Low Current           | nPCLK0, nPCLK1                  | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150    |         |         | μΑ    |
| V <sub>PP</sub>  | Peak-to-Peak Input          | Voltage                         |                                | 150     |         | 1200    | mV    |
| V <sub>CMR</sub> | Common Mode Inpo            | ut Voltage; NOTE 1, 2           |                                | 1.2     |         | 3.3     | V     |
| V <sub>OH</sub>  | Output High Voltage; NOTE 3 |                                 |                                | 2.01    |         | 2.535   | V     |
| V <sub>OL</sub>  | Output Low Voltage; NOTE 3  |                                 |                                | 1.24    |         | 1.845   | V     |
| V <sub>BB</sub>  | Bias Voltage                |                                 |                                | 1.695   |         | 2.145   | V     |

NOTE 1: Common mode voltage is defined as V<sub>IH</sub>.

NOTE 2: For single ended applications, the maximum input voltage for PCLKx, nPCLKx is  $V_{\rm cc}$  + 0.3V.

NOTE 3: Outputs terminated with 50  $\Omega$  to  $V_{_{\rm CC}}$  - 2V. .



Table 4E. LVPECL DC Characteristics,  $V_{CC} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol           | Parameter                   |                                 | Test Conditions                | Minimum | Typical | Maximum | Units |
|------------------|-----------------------------|---------------------------------|--------------------------------|---------|---------|---------|-------|
| I <sub>IH</sub>  | Input High<br>Current       | PCLK0, nPCLK0,<br>PCLK1, nPCLK1 | $V_{CC} = V_{IN} = 2.625V$     |         |         | 150     | μA    |
|                  | Input Low Current           | PCLK0, PCLK1                    | $V_{CC} = 2.625V, V_{IN} = 0V$ | -10     |         |         | μΑ    |
| I <sub>IL</sub>  | Imput Low Current           | nPCLK0, nPCLK1                  | $V_{CC} = 2.625V, V_{IN} = 0V$ | -150    |         |         | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Input          | Voltage                         |                                | 150     |         | 1200    | mV    |
| V <sub>CMR</sub> | Common Mode Inp             | ut Voltage; NOTE 1, 2           |                                | 1.2     |         | 2.5     | V     |
| V <sub>OH</sub>  | Output High Voltage; NOTE 3 |                                 |                                | 1.25    |         | 1.705   | V     |
| V <sub>OL</sub>  | Output Low Voltage; NOTE 3  |                                 |                                | 0.48    |         | 1.005   | V     |
| V <sub>BB</sub>  | Bias Voltage                |                                 |                                | 0.935   |         | 1.305   | V     |

NOTE 1: Common mode voltage is defined as  $V_{IH}$ . NOTE 2: For single ended applications, the maximum input voltage for PCLKx, nPCLKx is  $V_{CC}$  + 0.3V.

NOTE 3: Outputs terminated with  $50\Omega$  to  $\mbox{V}_{\mbox{\tiny CC}}$  - 2V. .

Table 5A. AC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ , TA = -40°C to 85°C

| Symbol                          | Parameter                                                                 | Test Conditions                           | Minimum | Typical | Maximum | Units |
|---------------------------------|---------------------------------------------------------------------------|-------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                          |                                           |         |         | 3       | GHz   |
| t <sub>PD</sub>                 | Propagation Delay; NOTE 1                                                 |                                           | 240     |         | 490     | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 2, 3                                              |                                           |         |         | 150     | ps    |
| tsk(i)                          | Input Skew                                                                |                                           |         |         | 25      | ps    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter section | 622MHz (Integration Range: 12KHz - 20MHz) |         | 0.009   |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                     | 20% to 80%                                | 100     |         | 200     | ps    |
| odc                             | Output Duty Cycle                                                         |                                           | 48      |         | 52      | %     |
| MUX_ISOL                        | MUX Isolation                                                             | f = 622MHz                                |         | -55     |         | dBm   |

All parameters measured at  $f \le 1.7 GHz$  unless otherwise noted.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

Table 5B. AC Characteristics,  $V_{CC} = 2.5V\pm5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter                                                                 | Test Conditions                           | Minimum | Typical | Maximum | Units |
|------------------|---------------------------------------------------------------------------|-------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Output Frequency                                                          |                                           |         |         | 3       | GHz   |
| t <sub>PD</sub>  | Propagation Delay; NOTE 1                                                 |                                           | 240     |         | 490     | ps    |
| tsk(pp)          | Part-to-Part Skew; NOTE 2, 3                                              |                                           |         |         | 150     | ps    |
| tsk(i)           | Input Skew                                                                |                                           |         |         | 25      | ps    |
| <i>t</i> jit     | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter section | 622MHz (Integration Range: 12KHz - 20MHz) |         | 0.009   |         | ps    |
| $t_R/t_F$        | Output Rise/Fall Time                                                     | 20% to 80%                                | 100     |         | 200     | ps    |
| odc              | Output Duty Cycle                                                         |                                           | 47      |         | 53      | %     |
| MUX_ISOL         | MUX Isolation                                                             | f = 622MHz                                |         | -55     |         | dBm   |

For notes, see Table 5A above.



## **ADDITIVE PHASE JITTER**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in

the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



OFFSET FROM CARRIER FREQUENCY (Hz)

As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The de-

vice meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment.



# PARAMETER MEASUREMENT INFORMATION





## 3.3V OUTPUT LOAD AC TEST CIRCUIT

## 2.5V OUTPUT LOAD ACTEST CIRCUIT





## DIFFERENTIAL INPUT LEVEL

# PART-TO-PART SKEW





#### PROPAGATION DELAY

#### **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD**







INPUT SKEW

OUTPUT RISE/FALL TIME



## **APPLICATION INFORMATION**

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LVCMOS LEVELS

Figure 1A shows an example of the differential input that can be wired to accept single ended LVCMOS levels. The reference voltage level  $V_{\rm RR}$  generated from the device is

connected to the negative input. The C1 capacitor should be located as close as possible to the input pin.



#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LVPECL LEVELS

Figure 1B shows an example of the differential input that can be wired to accept single ended LVPECL levels. The

reference voltage level  $V_{\rm BB}$  generated from the device is connected to the negative input.





#### LVPECL CLOCK INPUT INTERFACE

The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both  $V_{\rm SWING}$  and  $V_{\rm OH}$  must meet the  $V_{\rm PP}$  and  $V_{\rm CMR}$  input requirements. Figures 2A to 2F show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces sug-

gested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



FIGURE 2A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY AN OPEN COLLECTOR CML DRIVER



FIGURE 2B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY A BUILT-IN PULLUP CML DRIVER



FIGURE 2C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY A 3.3V LVPECL DRIVER



FIGURE 2D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY A 3.3V LVPECL DRIVER WITH AC COUPLE



FIGURE 2E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY AN SSTL DRIVER



FIGURE 2F. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN
BY A 3.3V LVDS DRIVER



#### RECOMMENDATIONS FOR UNUSED INPUT PINS

#### INPUTS:

#### PCLK/nPCLK INPUT:

For applications not requiring the use of a differential input, both the PCLK and nPCLK pins can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from PCLK to ground.

#### TERMINATION FOR 3.3V LVPECL OUTPUT

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$  transmission lines. Matched imped-

ance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 3A. LVPECL OUTPUT TERMINATION



FIGURE 3B. LVPECL OUTPUT TERMINATION



## TERMINATION FOR 2.5V LVPECL OUTPUT

Figure 4A and Figure 4B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$  to V<sub>CC</sub> - 2V. For V<sub>CC</sub> = 2.5V, the V<sub>CC</sub> - 2V is very

close to ground level. The R3 in Figure 4B can be eliminated and the termination is shown in *Figure 4C*.



FIGURE 4A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 4B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 4C. 2.5V LVPECL TERMINATION EXAMPLE



## **APPLICATION SCHEMATIC EXAMPLE**

Figure 5 shows an example of ICS85401 application schematic. This device can accept different types of input signal. In this example, the input is driven by a LVDS driver. The

decoupling capacitor should be located as close as possible to the power pin.



FIGURE 5. ICS85401 APPLICATION SCHEMATIC EXAMPLE



## Power Considerations

This section provides information on power dissipation and junction temperature for the ICS85301. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS85301 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> =  $V_{CC\_MAX} * I_{EE\_MAX} = 3.465V * 26mA =$ **90.09mW**
- Power (outputs)<sub>MAX</sub> = 27.83mW/Loaded Output pair

Total Power MAX (3.465, with all outputs switching) = 90.09mW + 27.83mW = 117.92mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$  devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A =$  Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{\rm JA}$  must be used. Assuming a moderate air flow of 0 linear feet per minute and a multi-layer board, the appropriate value is 51.5°C/W per Table 6A below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.118\text{W} * 51.5^{\circ}\text{C/W} = 91.1^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

## Table 6A. Thermal Resistance $\theta_{\text{JA}}$ for 16-pin VFQFN, Forced Convection

# $\boldsymbol{\theta}_{_{JA}}$ at 0 Air Flow (Linear Feet per Minute)

0

Multi-Layer PCB, JEDEC Standard Test Boards 51.5°C/W

#### Table 6B. Thermal Resistance $\theta_{JA}$ for for 16 Lead TSSOP

## $\theta_{JA}$ by Velocity (Linear Feet per Minute)

|                                              | U         | 200       | 500       |
|----------------------------------------------|-----------|-----------|-----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 137.1°C/W | 118.2°C/W | 106.8°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 89.0°C/W  | 81.8°C/W  | 78.1°C/W  |

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 6.



To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC}$  - 2V.

• For logic high, 
$$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 1.005V$$

$$(V_{CC\_MAX} - V_{OH\_MAX}) = 1.005$$

• For logic low, 
$$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.78V$$

$$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.78V$$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 1.005V)/50\Omega] * 1.005V = 20mW$$

$$Pd\_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.78V)/50\Omega] * 1.78V = 7.83mW$$

Total Power Dissipation per output pair =  $Pd_H + Pd_L = 27.83mW$ 



# RELIABILITY INFORMATION

## Table 7A. $\theta_{JA} \text{vs. Air Flow Table for 16 Lead VFQFN}$

# $\theta_{\text{\tiny JA}}$ at 0 Air Flow (Linear Feet per Minute)

0

Multi-Layer PCB, JEDEC Standard Test Boards

51.5°C/W

## Table 7B. $\theta_{JA} \text{vs. Air Flow Table for 16 Lead TSSOP}$

## θ<sub>1A</sub> by Velocity (Linear Feet per Minute)

 O
 200
 500

 Single-Layer PCB, JEDEC Standard Test Boards
 137.1°C/W
 118.2°C/W
 106.8°C/W

 Multi-Layer PCB, JEDEC Standard Test Boards
 89.0°C/W
 81.8°C/W
 78.1°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

#### TRANSISTOR COUNT

The transistor count for ICS85301 is: 137



#### PACKAGE OUTLINE - K SUFFIX FOR 16 LEAD VFQFN



TABLE 8A. PACKAGE DIMENSIONS

| JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |         |         |  |  |  |  |
|-----------------------------------------------|---------|---------|--|--|--|--|
| SYMBOL                                        | MINIMUM | MAXIMUM |  |  |  |  |
| N                                             | 1       | 6       |  |  |  |  |
| Α                                             | 0.80    | 1.0     |  |  |  |  |
| A1                                            | 0       | 0.05    |  |  |  |  |
| А3                                            | 0.25 Re | ference |  |  |  |  |
| b                                             | 0.18    | 0.30    |  |  |  |  |
| е                                             | 0.50 E  | BASIC   |  |  |  |  |
| N <sub>D</sub>                                | 4       | 1       |  |  |  |  |
| N <sub>E</sub>                                | 4       | 1       |  |  |  |  |
| D                                             | 3.      | .0      |  |  |  |  |
| D2                                            | 0.25    | 1.25    |  |  |  |  |
| E                                             | 3.0     |         |  |  |  |  |
| E2                                            | 0.25    | 1.25    |  |  |  |  |
| L                                             | 0.30    | 0.50    |  |  |  |  |

Reference Document: JEDEC Publication 95, MO-220



## PACKAGE OUTLINE - G SUFFIX FOR 16 LEAD TSSOP



TABLE 8B. PACKAGE DIMENSIONS

| SYMBOL | Millimeters |         |  |
|--------|-------------|---------|--|
| STWBOL | Minimum     | Maximum |  |
| N      | 16          |         |  |
| Α      |             | 1.20    |  |
| A1     | 0.05        | 0.15    |  |
| A2     | 0.80        | 1.05    |  |
| b      | 0.19        | 0.30    |  |
| С      | 0.09        | 0.20    |  |
| D      | 4.90        | 5.10    |  |
| Е      | 6.40 BASIC  |         |  |
| E1     | 4.30        | 4.50    |  |
| е      | 0.65 BASIC  |         |  |
| L      | 0.45        | 0.75    |  |
| α      | 0°          | 8°      |  |
| aaa    |             | 0.10    |  |

Reference Document: JEDEC Publication 95, MO-153

DIFFERENTIAL-TO-LVPECL MULTIPLEXER



#### TABLE 9. ORDERING INFORMATION

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature   |
|-------------------|----------|---------------------------|--------------------|---------------|
| ICS85301AK        | 301A     | 16 Lead VFQFN             | Tray               | -40°C to 85°C |
| ICS85301AKT       | 301A     | 16 Lead VFQFN             | 2500 Tape & Reel   | -40°C to 85°C |
| ICS85301AKLF      | 01AL     | 16 Lead "Lead-Free" VFQFN | Tray               | -40°C to 85°C |
| ICS85301AKLFT     | 01AL     | 16 Lead "Lead-Free" VFQFN | 2500 Tape & Reel   | -40°C to 85°C |
| ICS85301AG        | 85301AG  | 16 Lead TSSOP             | tube               | -40°C to 85°C |
| ICS85301AGT       | 85301AG  | 16 Lead TSSOP             | 2500 tape & reel   | -40°C to 85°C |
| ICS85301AGLF      | 85301AGL | 16 Lead "Lead-Free" TSSOP | Tube               | -40°C to 85°C |
| ICS85301AGLFT     | 85301AGL | 16 Lead "Lead-Free" TSSOP | 2500 Tape & Reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.



# ICS85301

2:1

# DIFFERENTIAL-TO-LVPECL MULTIPLEXER

| REVISION HISTORY SHEET |       |      |                                                                                   |          |  |
|------------------------|-------|------|-----------------------------------------------------------------------------------|----------|--|
| Rev                    | Table | Page | Description of Change                                                             |          |  |
| Α                      | Т9    | 17   | Ordering Information Table - corrected count.                                     | 11/17/04 |  |
| Α                      |       |      | Added 16 Lead TSSOP package throughout the datasheet.                             | 5/23/05  |  |
|                        |       | 10   | Added Recommendations for Unused Input Pins.                                      |          |  |
| A                      | Т9    | 18   | Ordering Information Table - added lead-free marking to ICS85301AGLF part number. | 1/16/06  |  |