# 512K (64K x 8) CHMOS EPROM - Software Carrier Capability - 120 ns Access Time - Two-Line Control - Inteligent Identifier™ Mode Automated Programming Operations - CMOS and TTL Compatible - Low Power - 30 mA Max, Active - 100 μA Max. Standby - Fast Programming - Quick-Pulse Programming™ Algorithm - Programming Time as Fast as 8 Seconds The Intel 27C512 is a 5V-only, 524, 288-bit Erasable Programmable Read Only Memory (EPROM), organized as 65,536 words of 8 bits. Individual bytes are accessed in 120 ns. This ensures compatibility with high-performance microprocessors, such as the Intel 12 MHz iAPX 286, allowing full speed operation without the addition of performance-degrading WAIT states. The 27C512 is also directly compatible with Intel's 80C51 family of microcontrollers. The 27C512 enables implementation of new, advanced systems with firmware intensive architectures. The combination of the 27C512's high-density, cost-effective EPROM storage, and new advanced microprocessors having megabyte addressing capability provides designers with opportunities to engineer user-friendly, high-reliability, high-performance systems. The 27C512's large storage capability of 64 K-bytes enables it to function as a high-density software carrier. Entire operating systems, diagnostics, high-level language programs and specialized application software can reside in a 27C512 directly on a system's memory bus. This permits immediate microprocessor access and execution of software and eliminates the need for time-consuming disk accesses and downloads. Intel's Quick-Pulse Programming™ algorithm enables the 27C512 to be programmed as fast as eight seconds (plus programmer overhead). Programming equipment which takes advantage of the inteligent Identifier™ will electronically identify the EPROM and automatically program it using a superior programming method. Two-line control and JEDEC-approved, 28-pin packaging are standard features of the 27C512. This assures easy microprocessor interfacing and minimum design efforts when upgrading, adding, or choosing between nonvolatile memory alternatives. CHMOS is a patented process of Intel Corporation. Figure 1. Block Diagram October 1990 Order Number: 290228-003 Sheeth J.com 290228-1 | Pin | N | a | m | es | | |-----|---|---|---|----|--| | | | | | | | | A <sub>0</sub> -A <sub>15</sub> | ADDRESSES | |---------------------------------|-------------------| | CE | CHIP ENABLE | | OE/V <sub>PP</sub> | OUTPUT ENABLE/VPP | | PGM | PROGRAM | | O <sub>0</sub> -O <sub>7</sub> | OUTPUTS | | NC | NO CONNECT | | 27256<br>27C256 | 27C128<br>27128A | | 2732A | 2716 | . = | 27C512 | | | 2716 | 2732A | | 27C128<br>27128A | l ' | |------------------|------------------|------------------|----------------|----------------|-------------------|--------|------|--------------------------|-----------------|--------------------|-----------------|------------------|-----------------| | V <sub>PP</sub> | V <sub>PP</sub> | V <sub>PP</sub> | | | A <sub>15</sub> □ | , | 28 | ⊒ v <sub>∞</sub> | | | Vcc | Vcc | Vcc | | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | | | A <sub>12</sub> 口 | 2 | 27 | DA14 | | | PGM | PGM | A <sub>14</sub> | | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A7 | ᄭᄆ | 3 | | <b>□</b> A <sub>13</sub> | Vcc | Vcc | NC | A <sub>13</sub> | A <sub>13</sub> | | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | ᄻᅜ | 4 | 25 | <b>□</b> ^8 | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | ᄻ | 5 | 24 | ۵4, | A <sub>9</sub> | Ag | A <sub>9</sub> | Ag | A <sub>9</sub> | | A <sub>4</sub> | A4 | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | ᄺ | 6 | 23 | <b>□</b> ^11 | Vpp | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | | A <sub>3</sub> | Aз | A <sub>3</sub> | Аз | A3 | ᄻ | 7 | 22 | DE /Vpp | Œ | OE/V <sub>PP</sub> | ŌĒ | Œ | OE | | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | ᄻᄱ | 8 | | <b>□</b> A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | A <sub>1</sub> | Α1 | . A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | 시다 | 9 | 20 | □Œ | CE | CE | CE | CE | CE | | - A <sub>0</sub> | A <sub>0</sub> | Ao | Ao | A <sub>0</sub> | □ | 10 - | 19 | <b>3</b> 07 | 07 | 07 | 07 | 07 | 07 | | 00 | 00 | 00 | 00 | 00 | o₀⊏ | 11 | 18 | ⊐ o <sub>6</sub> | 06 | O <sub>6</sub> | 06 | 06 | O <sub>6</sub> | | 01 | 01 | 01 | 01 | 01 | ᅄ | 12 | 17 | D 0 <sub>5</sub> | 05 | O <sub>5</sub> | 05 | O <sub>5</sub> | O <sub>5</sub> | | O <sub>2</sub> | 02 | 02 | 02 | 02 | ᅆᅺ | 13 | 16 | ⊐o₄ | 04 | 04 | 04 | 04 | 04 | | GND | GND | GND | GND | GND | GND 🗆 | 14 | - 15 | ⊐ o₃ | 03 | O <sub>3</sub> | 03 | O <sub>3</sub> | 03 | Figure 2. DIP Pin Configuration # EXTENDED TEMPERATURE (EXPRESS) EPROMs The Intel EXPRESS EPROM family receives additional processing to enhance product characteristics. EXPRESS processing is available for several densities allowing the appropriate memory size to match system requirements. EXPRESS EPROMs are available with 168 ±8 hour, 125°C dynamic burn-in using Intel's standard bias configuration. This processing meets or exceeds most industry burn-in specifications. The EXPRESS product family is available in both 0°C to 70°C and -40°C to 85°C operating temperature range versions. Like all Intel EPROMs, the EXPRESS EPROM family is inspected to 0.1% electrical AQL. This allows reduction or elimination of incoming testing. ### **EXPRESS EPROM FAMILY** ### PRODUCT DEFINITIONS | Туре | Operating<br>Temperature | Burn-In<br>125°C (hr) | |------|--------------------------|-----------------------| | Q | 0°C to 70°C | 168 ± 8 | | T | -40°C to 85°C | None | | L | -40°C to 85°C | 168 ± 8 | ### **OPTIONS** | Packaging | | | | | | | | | |-----------|---------|--|--|--|--|--|--|--| | Speed | CERDIP | | | | | | | | | -120V10 | Q, T, L | | | | | | | | ### **READ OPERATION DC CHARACTERISTICS** Electrical parameters of EXPRESS EPROM products are identical to standard EPROM parameters except for: | Symbol | Parameter | , | C512 <sup>(2)</sup> | Test Condition | | |---------------------|------------------------------------------------------------|-----|---------------------|--------------------------------------------------------------------------|--| | | | Min | Max | | | | I <sub>CC</sub> (1) | V <sub>CC</sub> Operating Current (mA) | | 50 | OE/V <sub>PP</sub> = CE = V <sub>IL</sub> | | | | V <sub>CC</sub> Operating Current at High Temperature (mA) | | 50 | OE/V <sub>PP</sub> = CE = V <sub>IL</sub><br>T <sub>Ambient</sub> = 85°C | | ### NOTE: - 1. The maximum current value is with outputs On to O7 unloaded. - 2. D refers to the CERDIP package. **Burn-in Bias and Timing Diagrams** ### **ABSOLUTE MAXIMUM RATINGS\*** | Operating Temperature 0°C to +70°C(1) | |--------------------------------------------------------------------------------------------------------------------------------------------| | Temperature Under Bias 10°C to +80°C | | Storage Temperature65°C to +125°C | | All Input or Output Voltages (except A <sub>9</sub> , V <sub>CC</sub> and V <sub>PP</sub> ) with Respect to GND2.0V to 7.0V <sup>(2)</sup> | | Voltage on A <sub>9</sub> with Respect to GND2.0V to 13.5V(2) | | V <sub>PP</sub> Supply Voltage with Respect to GND 2.0V to 14V <sup>(2)</sup> | | V <sub>CC</sub> Supply Voltage with Respect to GND2.0V to 7.0V(2) | NOTICE: This is a production data sheet. The specifications are subject to change without notice: \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ### READ OPERATION DC CHARACTERISTICS(1) VCC = 5.0V ± 10% | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Condition | |-----------------|-----------------------------------|-------|------|------|-----------------------|------|------------------------------------------------------------| | lu | Input Load Current | 7 | | 0.01 | 1.0 | μΑ | $V_{IN} = 0V \text{ to } +5.5V$ | | ILO | Output Leakage Current | | | | ±10 | μA | $V_{OUT} = 0V \text{ to } +5.5V$ | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current | | | | 1.0 | mA | CE = VIH | | | . ' | | | | 100 | μΑ | $\overline{CE} = V_{CC} \pm 0.2V$ | | Icc | V <sub>CC</sub> Operating Current | 3 | | | 30 | mA | CE = V <sub>IL</sub><br>f = 5 MHz, I <sub>OUT</sub> = 0 mA | | Ірр | V <sub>PP</sub> Operating Current | 3 | | . `` | 10 | μΑ | V <sub>PP</sub> = V <sub>CC</sub> | | los | Output Short Circuit<br>Current | 4, 6 | | | 100 | mA | | | VIL | Input Low Voltage | | -0.5 | | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 0.5 | V | | | V <sub>OL</sub> | Output Low Voltage | | | | 0.45 | ٧ | i <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | | 2.4 | | | V | $I_{OH} = -400 \mu\text{A}$ | ### NOTES: - 1. Operating temperature is for commercial product defined by this specification. Extended temperature options are available in EXPRESS versions. - 2. Minimum DC voltage is -0.5V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20 ns. Maximum DC voltage on input/output pins is $V_{CC}+0.5V$ which during transitions, may overshoot to $V_{CC}+2.0V$ for periods <20 ns. - 3. Maximum active power usage is the sum Ipp + Icc. Maximum current value is with outputs O<sub>0</sub> to O<sub>7</sub> unloaded. - 4. Output shorted for no more than one second. No more than one output shorted at a time. - 5. V<sub>CC</sub> must be applied simultaneously or before $\overline{\text{OE}}/\text{V}_{PP}$ and removed simultaneously or after $\overline{\text{OE}}/\text{V}_{PP}$ . - 6. Sampled, not 100% tested. - 7. Typical limits are at $V_{CC} = 5V$ , $T_A = 25$ °C. # intel. # **READ OPERATION AC CHARACTERISTICS** $V_{CC} = 5.0V \pm 10\%$ | Versions <sup>(4)</sup><br>Symbol | V <sub>CC</sub> ± 10% | 27C512 | 2-120V10 | 27C512 | -150V10 | 27C512 | | | | |-----------------------------------|------------------------------------------------------------------------------------------|--------|----------|--------|---------|--------|-----|-----|------| | | Parameter | Notes | Min | Max | Min | Max | Min | Max | Unit | | t <sub>ACC</sub> | Address to<br>Output Delay | | | 120 | | 150 | | 200 | ns | | t <sub>CE</sub> | CE to Output Delay | 2 | | 120 | | 150 | - | 200 | ns | | t <sub>OE</sub> | OE/V <sub>PP</sub><br>to Output Delay | 2 | - | 55 | - | 60 | | 70 | ns | | t <sub>DF</sub> | OE/V <sub>PP</sub> High<br>to Output High Z | 3 | 0 | 30 | 0 | 50 | 0 | 60 | ns | | ф | Output Hold from<br>Addresses, CE or<br>OE/V <sub>PP</sub> , Whichever<br>Occurred First | 3 | 0 | | 0 | | 0 | | ns | ### NOTES: 1. See AC input/output reference waveform for timing measurements. OE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. Sampled, not 100% tested. 4. Packaging Options: No Prefix = CERDIP. 5. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. # CAPACITANCE(3) TA = 25°C, f = 1 MHz | Symbol | Parameter | Typ(5) | Max | Unit | Condition | |----------------------------------|--------------------------------|--------|-----|------|-----------------------| | C <sub>IN</sub> | Input Capacitance | 4 | 8 | рF | V <sub>IN</sub> = 0V | | C <sub>OUT</sub> | Output Capacitance | 8 | 12 | pF | V <sub>OUT</sub> = 0V | | C <sub>OE</sub> /V <sub>PP</sub> | OE/V <sub>PP</sub> Capacitance | 18 | 25 | рF | V <sub>IN</sub> = 0V | ### AC INPUT/OUTPUT REFERENCE WAVEFORM ### NOTE: AC test inputs are driven at V<sub>OH</sub> (2.4 V<sub>TTL</sub>) for a Logic "1" and V<sub>OL</sub> (0.45 V<sub>TTL</sub>) for a Logic "0". Input timing begins at V<sub>IH</sub> (2.0 V<sub>TTL</sub>) and V<sub>IL</sub> (0.8 V<sub>TTL</sub>). Output timing ends at V<sub>IH</sub> and V<sub>IL</sub>. Input rise and fall times (10% to 90%) $\leq$ 10 ns. ### **AC TESTING LOAD CIRCUIT** 5 ### **AC WAVEFORMS** ### **DEVICE OPERATION** The Mode Selection table lists 27C512 operating modes. Read Mode requires a single 5V power supply. All inputs, except VCC and OE/VPP, and Ag during inteligent Identifier Mode, are TTL or CMOS. **Table 1. Mode Selection** | Mode | Notes | CE | OE/V <sub>PP</sub> | A <sub>9</sub> | Ao | Vcc | Outputs | |---------------------------|-------|-----------------|--------------------|-----------------|-----------------|-------------------|------------------| | Read | 1 | V <sub>IL</sub> | V <sub>IL</sub> | Х | Х | Vcc | Dout | | Output Disable | | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | Vcc | High Z | | Standby | | VIH | Х | Х | Х | Vcc | High Z | | Program | 2 | VIL | Vpp | Χ. | Х | VCP | DIN | | Program Verify | | V <sub>IL</sub> | V <sub>IL</sub> | Х | Х | V <sub>CP</sub> | D <sub>OUT</sub> | | Program Inhibit | | V <sub>tH</sub> | V <sub>PP</sub> | Х | Х | V <sub>CP</sub> | High Z | | Inteligent - Manufacturer | 2, 3 | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>ID</sub> | V <sub>IL</sub> | Vcc | 89H | | Identifier - Device | 2, 3 | VIL | V <sub>IL</sub> | V <sub>ID</sub> | VIH | · V <sub>CC</sub> | FDH | X can be V<sub>IH</sub> or V<sub>IL</sub>. See DC Programming Characteristics for V<sub>CP</sub>, V<sub>PP</sub> and V<sub>ID</sub> voltages. 3. $A_1 - A_8$ , $A_{10} - A_{15} = V_{IL}$ . # 5 ### **Read Mode** The 27C512 has two control functions; both must be enabled to obtain data at the outputs. $\overline{CE}$ is the power control and device select. $\overline{OE}/V_{PP}$ controls the output buffers to gate data to the outputs. With addresses stable, the address access time (t<sub>ACC</sub>) equals the delay from $\overline{CE}$ to output (t<sub>CE</sub>). Outputs display valid data t<sub>OE</sub> after $\overline{OE}/V_{PP}$ 's falling edge, assuming t<sub>ACC</sub> and t<sub>CE</sub> times are met. V<sub>CC</sub> must be applied simultaneously or before OE/V<sub>PP</sub> and removed simultaneously or after OE/V<sub>PP</sub>. ### **Standby Mode** Standby Mode substantially reduces $V_{CC}$ current. When $\overline{CE} = V_{IH}$ , the outputs are in a high impedance state, independent of $\overline{OE}/V_{PP}$ . ### **Two Line Output Control** EPROMS are often used in larger memory arrays. Intel provides two control inputs to accommodate multiple memory connections. Two-line control provides for: - a) lowest possible memory power dissipation - b) complete assurance that data bus contention will not occur To efficiently use these two control inputs, an address decoder should enable $\overline{\text{CE}}$ , while $\overline{\text{OE}}/\text{Vpp}$ should be connected to all memory devices and the system's $\overline{\text{READ}}$ control line. This assures that only selected memory devices have active outputs while deselected memory devices are in Standby Mode. ### **Program Mode** Caution: Exceeding 14.0V on $\overline{OE}/V_{PP}$ will permanently damage the device. Initially, and after each erasure, all EPROM bits are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" are programmed, the data word can contain both "1s" and "0s". Ultraviolet light erasure is the only way to change "0s" to "1s". Program Mode is entered when $\overline{\text{OE}}/\text{Vpp}$ is raised to 12.75V. Data is introduced by applying an 8 bit word to the output pins. Pulsing $\overline{\text{CE}}$ low programs that data into the device. # **Program Verify** A verify should be performed following a program operation to determine that bits have been correctly programmed. With $V_{CC}$ at 6.25V, a substantial pro- gram margin is ensured. The verify is performed with $\overline{\text{OE}}/\text{Vpp}$ at $V_{\text{IL}}$ . Valid data is available $t_{\text{DV}}$ after $\overline{\text{CE}}$ falls low. ### Program Inhibit Program Inhibit Mode allows parallel programming of multiple EPROMs with different data. CE-high inhibits programming of non-targeted devices. Except for CE and OE/Vpp, parallel EPROMS may have common inputs. ### inteligent Identifier Mode The Intelligent Identifier Mode will determine an EPROM's manufacturer and device type, allowing programming equipment to automatically match a device with its proper programming algorithm. This mode is activated when a programmer forces 12V $\pm$ 0.5V on A<sub>9</sub>. With $\overline{CE}$ , $\overline{OE}/V_{PP}$ , A<sub>1</sub>-A<sub>8</sub> and A<sub>10</sub>-A<sub>15</sub> at V<sub>IL</sub>, A<sub>0</sub> = V<sub>IL</sub> will present the manufacturer code and A<sub>0</sub> = V<sub>IH</sub> the device code. This mode functions in the 25°C $\pm$ 5°C ambient temperature range required during programming. ### SYSTEM CONSIDERATIONS EPROM power switching characteristics require careful device decoupling. System designers are interested in 3 supply current issues: standby current levels (ISB), active current levels (ICC), and transient current peaks produced by the falling and rising edges of CE. Transient current magnitudes depend on the device output's capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 µF ceramic capacitor connected between its V<sub>CC</sub> and GND. This high frequency, low inherent-inductance capacitor should be placed as close as possible to the device. Additionally for every 8 devices, a 4.7 µF electrolytic capacitor should be placed at the array's power supply connection between V<sub>CC</sub> and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductances. ### **ERASURE CHARACTERISTICS** Erasure begins when EPROMs are exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain fluorescent lamps have wavelengths in the 3000-4000Å range. Data shows that constant exposure to room level fluorescent lighting can erase an EPROM in approximately 3 years, while it takes approximately 1 week when exposed to direct sunlight. If the device is exposed to these lighting conditions for extended periods, opaque labels should be placed over the window to prevent unintentional erasure. Figure 3. Quick-Puise Programming Algorithm The recommended erasure procedure is exposure to ultraviolet light of wavelength 2537Å. The integrated dose (UV intensity x exposure time) for erasure should be a minimum of 15 Wsec/cm². Erasure time is approximately 15 to 20 minutes using an ultraviolet lamp with a 12000 μW/cm² power rating. The EPROM should be placed within 1 inch of the lamp tubes. An EPROM can be permanently damaged if the integrated dose exceeds 7258 Wsec/cm² (1 week @ 12000 μW/cm²). # **Quick-Pulse Programming Algorithm** The Quick-Pulse Programming algorithm programs Intel's 27C512. Developed to substantially reduce programming throughput, this algorithm can program the 27C512 as fast as 8 seconds. Actual programming time depends on the programmer overhead. The Quick-Pulse Programming algorithm employs a 100 $\mu$ s pulse followed by a byte verification to determine when the addressed byte has been successfully programmed. The algorithm terminates if 25 attempts fail to program a byte. The entire program pulse/byte verify sequence is performed with $V_{\rm CC}=6.25{\rm V.}$ $\overline{\rm OE}/V_{\rm PP}$ toggles between 12.75V and $V_{\rm IL}$ for program and verify operations. When programming is complete, all bytes are compared to the original data with $V_{\rm CC}=5.0{\rm V.}$ ## DC PROGRAMMING CHARACTERISTICS $T_A = 25 \pm 5^{\circ}C$ | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Condition | |-----------------|-----------------------------------------------------------|-------|------|-------|------|------|---------------------------------------------------------| | ILI | Input Load Current | | | | 1 | μĄ | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | ICP | V <sub>CC</sub> Program Current | 1 | | | 40 | mA | $\overline{CE} = V_{IL}, \overline{OE}/V_{PP} = V_{PP}$ | | Ірр | V <sub>PP</sub> Program Current | 1 | | | 50 | mA | $\overline{CE} = V_{IL}, \overline{OE}/V_{PP} = V_{PP}$ | | V <sub>IL</sub> | Input Low Voltage | | -0.1 | | 0.8 | V | | | V <sub>iH</sub> | Input High Voltage | | 2.4 | | 6.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage (Verify) | | | | 0.45 | ٧ | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage (Verify) | | 3.5 | | | ٧ | I <sub>OH</sub> = -2.5 mA | | V <sub>ID</sub> | A <sub>9</sub> int <sub>e</sub> ligent Identifier Voltage | | 11.5 | 12.0 | 12.5 | ٧ | | | V <sub>PP</sub> | V <sub>PP</sub> Program Voltage | 2, 3 | 12.5 | 12.75 | 13.0 | V | | | V <sub>CP</sub> | V <sub>CC</sub> Supply Voltage (Program) | 2 | 6.0 | 6.25 | 6.5 | V | | ## AC PROGRAMMING CHARACTERISTICS(4) TA = 25 ±5°C | Symbol | Parameter | Notes | Min | Тур | Max | Unit | |------------------|----------------------------------------------------------|-------|-----|-----|-----|------| | tvcs | V <sub>CP</sub> Setup Time | 2 | 2 | | | μs | | t <sub>PRT</sub> | OE/V <sub>PP</sub> Pulse Rise Time<br>During Programming | | 50 | | | ns | | t <sub>AS</sub> | Address Setup Time | | 2 | | | μs | | t <sub>DS</sub> | Data Setup Time | | 2 | | | μs | | t <sub>OES</sub> | OE/V <sub>PP</sub> Setup Time | 2, 3 | 2 | | | μs | | t <sub>PW</sub> | CE Program<br>Pulse Width | | 95 | 100 | 105 | μs | | t <sub>DH</sub> | Data Hold Time | | 2 | | | μs | | <sup>t</sup> OEH | OE/V <sub>PP</sub> Hold Time | | 2 | | | μs | | t <sub>VR</sub> | OE/V <sub>PP</sub> Recovery Time | | 2 | | | μs | | t <sub>DV</sub> | Data Valid from CE | 5 | | | 1 | μs | | t <sub>DFP</sub> | Output Disable to Output High Z | 5, 6 | 0 | | 130 | ns | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μs | Maximum current value is with outputs O<sub>0</sub> to O<sub>7</sub> unloaded. V<sub>CP</sub> must be applied simultaneously or before OE/V<sub>PP</sub> and removed simultaneously or after OE/V<sub>PP</sub>. 4. See AC Input/Output Reference Waveforms for timing measurements. 5. t<sub>DV</sub> and t<sub>DFP</sub> are device characteristics but must be accommodated by the programmer. 6. Sampled, not 100% tested. <sup>3.</sup> When programming, a 0.1 µF capacitor is required across OE/Vpp and GND to suppress spurious voltage transients which can damage the device. ### **PROGRAMMING WAVEFORMS** # **REVISION HISTORY** | Number | Description | | |--------|-------------------------------------|--| | 003 | Deleted preliminary classification. | |