## FEATURES

Dual Independent Digitally Controlled VGAs<br>-4 to 20dB Gain Range<br>1 dB Step Size $\pm 0.2 \mathrm{~dB}$<br>Differential input and output<br>$150 \Omega$ Differential Input<br>Open Collector Differential Output<br>8.7 dB noise figure @ maximum gain<br>OIP3 of $\sim 50 \mathrm{dBm}$ at 140 MHz<br>-3 dB bandwidth of 700 MHz<br>Excellent Channel to Channel Isolation<br>Two Parallel 5-bit Control Interfaces<br>Wide input dynamic range<br>Power-down Control<br>Single 5V Supply Operation<br>32 Lead LFCSP $5 \times 5$ mm Package<br>APPLICATIONS<br>Differential ADC drivers<br>Main and Diverstiy IF Sampling Receivers<br>High Output Power IF Amplification<br>Multi-channel Receivers<br>Instrumentation

## GENERAL DESCRIPTION

The AD8376 is a dual channel digitally controlled, variable gain wide bandwidth amplifier that provides precise gain control, high IP3 and low noise figure. The excellent distortion performance and high signal bandwidth makes the AD8376 an excellent gain control device for a variety of receiver applications.

For wide input dynamic range applications, the AD8376 provides a broad 24 dB gain range with 1 dB resolution. The gain of each channel is adjusted through dedicated 5-pin control interfaces and can be driven using standard TTL levels. The open-collector outputs provide a flexible interface, allowing the overall signal gain to be set by the loading resistance. The AD8376 offers a maximum trans-conductance gain of $67 \mathrm{~m} \Omega^{-1} \mathrm{~s}$. This results in a signal voltage gain proportional to the load resistance. When driving a $150 \Omega$ differential load, the maximum signal gain will be 20 dB .

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

Using a high speed SiGe process and incorporating proprietary distortion cancellation techniques, the AD8376 achieves 50 dBm output IP3 at 140 MHz .

Each channel of the AD8376 can be individually powered on by applying the appropriate logic level to the ENBA and ENBB power enable pins. The quiescent current of the AD8376 is typically 130 mA per channel. When powered down, the AD8376 consumes less than 5 mA and offers excellent input to output isolation, lower than -50 dB at 200 MHz .

Fabricated on an ADI's high speed SiGe process, the AD8376 provides precise gain adjustment capabilities with good distortion performance. The AD8376 amplifier comes in a compact, thermally enhanced $5 \times 5 \mathrm{~mm} 32$-lead LFCSP package and operates over the temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

[^0]
## SPECIFICATIONS

$\mathrm{V}_{S}=5 \mathrm{~V}, \mathrm{~T}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{S}}=\mathrm{R}_{\mathrm{L}}=150 \Omega$ at $100 \mathrm{MHz}, 2 \mathrm{~V}$ p-p differential output, both channels enabled, unless otherwise noted.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Slew Rate | $\mathrm{V}_{\text {OUT }}<2 \mathrm{~V}$ p-p (5.2dBm) |  | $\begin{aligned} & 700 \\ & \text { TBD } \end{aligned}$ |  | MHz <br> V/nsec |
| INPUT STAGE <br> Maximum Input Swing Differential Input Resistance Common-Mode Input Voltage CMRR | Pins IPA+ and IPA-, IPB+ and IPB- <br> For linear operation $\left(A_{v}=-4 d B\right)$ <br> Differential <br> Gain Code $=00000$ |  | $\begin{aligned} & \text { TBD } \\ & 150 \\ & 1.9 \\ & \text { TBD } \end{aligned}$ | TBD | V p-p <br> $\Omega$ <br> V <br> dB |
| GAIN <br> Amplifier Transconductance <br> Maximum Voltage Gain <br> Minimum Voltage Gain <br> Gain Step Size <br> Gain Flatness <br> Gain Temperature Sensitivity Gain Step Response | Gain Code $=00000$ <br> Gain Code $=00000$ <br> Gain Code $\geq 11000$ <br> From Gain Code 00000 to 11000 <br> Gain Code $=00000$ over 20\% fractional <br> bandwidth for $\mathrm{f}_{\mathrm{c}}<200 \mathrm{MHz}$ <br> Gain Code $=00000$ <br> For $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mVp}-\mathrm{p}$, Gain Code 10100 to 00000 | $\begin{aligned} & 0.058 \\ & \\ & 0.8 \end{aligned}$ | 0.067 20 -4 1.0 TBD TBD TBD | $0.076$ $1.2$ | $\Omega^{-1}$ <br> dB <br> dB <br> dB <br> dB <br> $\mathrm{mdB} /{ }^{\circ} \mathrm{C}$ ns |
| OUTPUT STAGE <br> Output Voltage Swing <br> Output impedance <br> Channel Isolation (Worst Case) | Pins OPA+ and OPA-, OPB+ and OPB- <br> At P1dB, Gain Code $=00000$ <br> Differential <br> Measured at differential output for differential input applied to alternate channel |  | $\begin{aligned} & 10 \\ & 5 k / 1 \\ & -53 \end{aligned}$ |  | $\begin{aligned} & \text { Vp-p } \\ & \Omega / p F \\ & d B \end{aligned}$ |
| NOISE/HARMONIC PERFORMANCE <br> 46 MHz <br> Noise Figure <br> Second Harmonic <br> Third Harmonic <br> Output IP3 <br> Output 1 dB Compression Point | Gain Code $=00000$ $\begin{aligned} & \text { Vout }_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \text { Vout }^{2} \mathrm{p}-\mathrm{p} \end{aligned}$ <br> 2 MHz spacing, +3 dBm per tone |  | $\begin{aligned} & 8.7 \\ & -94 \\ & -92 \\ & 50 \\ & 19 \end{aligned}$ |  | dB <br> dBc <br> dBc <br> dBm <br> dBm |
| $70 \mathrm{MHz}$ <br> Noise Figure <br> Second Harmonic <br> Third Harmonic <br> Output IP3 <br> Output 1 dB Compression Point | $\text { Gain Code }=00000$ $\begin{aligned} & V_{\text {OUT }}=2 \mathrm{~V} \text { p-p } \\ & V_{\text {OUT }}=2 \mathrm{~V} \text { p-p } \end{aligned}$ <br> 2 MHz spacing, +3 dBm per tone |  | $\begin{aligned} & 8.7 \\ & -94 \\ & -92 \\ & 50 \\ & 19 \end{aligned}$ |  | dB <br> dBc <br> dBc <br> dBm <br> dBm |
| $140 \mathrm{MHz}$ <br> Noise Figure <br> Second Harmonic <br> Third Harmonic <br> Output IP3 <br> Output 1 dB Compression Point | $\text { Gain Code }=00000$ $\begin{aligned} & V_{\text {OUt }}=2 \mathrm{~V} \text { p-p } \\ & V_{\text {OUT }}=2 \mathrm{~V} \text { p-p } \end{aligned}$ <br> 2 MHz spacing, +3 dBm per tone |  | $\begin{aligned} & 8.7 \\ & -86 \\ & -91 \\ & 50 \\ & 19 \end{aligned}$ |  | dB <br> dBc <br> dBc <br> dBm <br> dBm |


| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 200 MHz <br> Noise Figure <br> Second Harmonic <br> Third Harmonic <br> Output IP3 <br> Output 1 dB Compression Point | $\text { Gain Code }=00000$ $\begin{aligned} & V_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\text {out }}=2 \mathrm{Vp}-\mathrm{p} \end{aligned}$ <br> 2 MHz spacing, +3 dBm per tone |  | $\begin{aligned} & 8.7 \\ & -85 \\ & -87 \\ & 50 \\ & 18 \end{aligned}$ |  | dB <br> dBc <br> dBc <br> dBm <br> dBm |
| POWER-INTERFACE <br> Supply Voltage <br> Quiescent Current Per Channel <br> vs. Temperature <br> Power Down Current Per Channel vs. Temperature | Thermal connection made to exposed paddle under device, both channels enabled $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ <br> PWUP Low $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ | $\begin{aligned} & 4.5 \\ & \text { TBD } \end{aligned}$ | 5.0 130 3 | 5.5 <br> 140 <br> 155 <br> TBD | V <br> mA <br> mA <br> mA <br> mA |
|  | Pins A0 - A4, B0 - B4, PUPA, and PUPB Minimum voltage for a logic high Maximum voltage for a logic low | 1.6 | 900 | 0.8 | V <br> nA |

Table 2. Gain-Code versus Voltage Gain Look-Up Table

| 5-Bit Binary Gain Code | Voltage Gain (dB) | 5-Bit Binary Gain Code | Voltage Gain (dB) |
| :---: | :---: | :---: | :---: |
| 00000 | 20 | 01101 | 7 |
| 00001 | 19 | 01110 | 6 |
| 00010 | 18 | 01111 | 5 |
| 00011 | 17 | 10000 | 4 |
| 00100 | 16 | 10001 | 3 |
| 00101 | 15 | 10010 | 2 |
| 00110 | 14 | 10011 | 1 |
| 00111 | 13 | 10100 | 0 |
| 01000 | 12 | 10101 | -1 |
| 01001 | 11 | 10110 | -2 |
| 01010 | 10 | 10111 | -3 |
| 01100 | 9 | 11000 | -4 |

## ABSOLUTE MAXIMUM RATINGS

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage, $\mathrm{V}_{\mathrm{POS}}$ | 5.5 V |
| ENBA, ENBB, A0-A4, B0-B4 | -0.6 to (VPOS $+0.6 \mathrm{~V})$ |
| Input Voltage, $\mathrm{V}_{\mathrm{IN}+}, \mathrm{V}_{\mathrm{IN}-}$ | -0.6 to +3.1 V |
| Internal Power Dissipation | TBD mW |
| $\theta_{\mathrm{JA}}$ (Exposed paddle soldered down) | $\mathrm{TBD}^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JA}}$ (Exposed paddle not soldered down) | $\mathrm{TBD}^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JC}}($ At exposed paddle) | $\mathrm{TBD}^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Junction Temperature | $\mathrm{TBD}^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature Range | $\mathrm{TBD}^{\circ} \mathrm{C}$ |
| (Soldering 60 sec) |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTIONAL DESCRIPTIONS



Figure 2. 32 Lead LFCSP
Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | A2 | MSB-2 for the Gain Control Interface for Channel A. |
| 2 | A3 | MSB-1 for the Gain Control Interface for Channel A. |
| 3 | A4 | The MSB for the 5-bit Gain Control Interface for Channel A. |
| 4 | VCMA | Channel A Input Common Mode Voltage. Typically bypassed to ground through capacitor |
| 5 | VCMB | Channel B Input Common Mode Voltage. Typically bypassed to ground through capacitor |
| 6 | B4 | The MSB for the 5-bit Gain Control Interface for Channel B. |
| 7 | B3 | MSB-1 for the Gain Control Interface for Channel B. |
| 8 | B2 | MSB-2 for the Gain Control Interface for Channel B. |
| 9 | B1 | LSB+1 for the Gain Control Interface for Channel B. |
| 10 | BO | LSB for the Gain Control Interface for Channel B. |
| 11 | IPB+ | Channel B Positive Input. |
| 12 | IPB- | Channel B Negative Input. |
| 13,20 | GNDB | Device Common (DC Ground) for Channel B. |
| 14 | VCCB | Positive Supply Pin for Channel B. Should be bypassed to Ground using suitable bypass capacitor. |
| 15,17 | OPB+ | Positive Ouptut Pins (Open Collector) for Channel B. Require DC bias of +5 V nominal. |
| 16,18 | OPB- | Negative Ouptut Pins (Open Collector) for Channel B. Require DC bias of +5 V nominal. |
| 19 | ENBB | Power Enable Pin for Channel B. |
| 21,28 | GNDA | Device Common (DC Ground) for Channel A. |
| 22 | ENBA | Power Enable Pin for Channel A. |
| 23,25 | OPA- | Negative Ouptut Pins (Open Collector) for Channel A. Require DC bias of +5 V nominal. |
| 24.26 | OPA+ | Positive Ouptut Pins (Open Collector) for Channel A. Require DC bias of +5 V nominal. |
| 27 | VCCA | Positive Supply Pins for Channel A. Should be bypassed to Ground using suitable bypass capacitor. |
| 29 | IPA- | Channel A Negative Input. |
| 30 | IPA+ | Channel A Positive Input. |
| 31 | AO | LSB for the Gain Control Interface for Channel A. |
| 32 | A1 | LSB+1 for the Gain Control Interface for Channel A. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\text {source }}=\mathrm{R}_{\text {Load }}=150 \Omega$, both channels enabled, unless otherwise noted.


Figure 4. Output IP3 vs. Output Power (20, 10, 0, -4 dB gain codes), Tones at 140 MHz and 142 MHz


Figure 8. IP3 vs. Power Out over Temperature 20 dB gain code at $110 \mathrm{MHz}, 2 \mathrm{MHz}$ spacing


Figure 9. HD3 vs. Power Out over Temperature 20 dB gain code at 110 MHz


Figure 10.HD2 vs. Power Out over Temperature 20 dB gain code at 110 MHz


Figure 11. IP3 vs. Power Out over Temperature 0 dB gain code at $110 \mathrm{MHz}, 2 \mathrm{MHz}$ spacing


Figure 12. HD3 vs. Power Out over Temperature 0 dB gain code at 110 MHz


Figure 13. HD2 vs. Power Out over Temperature 0 dB gain code at 110 MHz

## APPLICATION

## HIGH PERFORMANCE ADC DRIVING

The AD8376 provides the gain, isolation, and balanced low distortion output levels for efficiently driving wideband ADCs such as the AD9445. Figure 9 represents a simplified front end of the AD8376 dual VGA driving two AD9445 14 Bit, 125MSPS A/D converters.

For optimum performance the AD8376 is driven differentially from the input baluns. The input $37.5 \Omega$ resistors in parallel with the $150 \Omega$ input impedance of the AD8376 provide a $50 \Omega$ differential input impedance. The open collector outputs of the AD8376's are biased through the 1 uH inductors and are ac coupled from the $75 \Omega$ load resistors which are required for gain accuracy. The $75 \Omega$ load resistors are also ac coupled from the AD9445 to negate a DC affect on the input common mode voltage of the AD9445. The series $33 \Omega$ resistors improve the SNR by providing isolation. The AD9445 represents a $1 \mathrm{k} \Omega$ differential load and requires a $2 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ differential signal $(\mathrm{VREF}=1 \mathrm{~V})$ between VIN+ and VIN- for a full scale output.

This circuit provides variable gain, isolation and source matching for the AD9445. Using this circuit with the AD8376 in a gain of 20 dB (Max Gain) an SFDR performance of 86 dBc is achieved at 100 MHz (see Figure 8).


Figure 14. SFDR Performance of the AD8376 Driving the AD9445


Figure 15. AD8376 Driving the AD9445

## EVALUATION BOARD

Figure 10 shows the schematic of the AD8376 evaluation board. The silkscreen and layout of the component and circuit sides are shown in Figure 11 through Figure 14. The board is powered by a single-supply in the 4.5 V to 5.5 V range. The power supply is decoupled by $10 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ capacitors at each power supply pin. Additional decoupling, in the form of a series resistor or inductor at the supply pins, can also be added. Table 2 details the various configuration options of the evaluation board.

The output pins of the AD8376 require supply biasing with $1 \mu \mathrm{H}$ RF chokes. Both the input and output pins must be accoupled. These pins are converted to single-ended with a pair of baluns (Mini-Circuits TC3-1T+ and M/A-COM ETC1-1-13). The baluns at the input, T 1 and T 2 , are used to transform $50 \Omega$ source impedances to the desired $150 \Omega$ reference levels. The output baluns, T3 and T4, and the matching components are configured to provide a $150 \Omega$ to $50 \Omega$ impedance transformations with insertion losses of about 10 dB .


Figure 16. AD8376 Evaluation Board Schematic

Table 2. Evaluation Board Configuration Options

| Components | Function | Default Conditions |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { C13, C14, C20 to C22, } \\ & \text { C64 to C67, R90, R91 } \end{aligned}$ | Power Supply Decoupling. Nominal supply decoupling consists a $10 \mu \mathrm{~F}$ capacitor to ground followed by a $0.1 \mu \mathrm{~F}$ capacitor to ground positioned as close to the device as possible. | $\begin{aligned} & \text { C20 }=10 \mu \mathrm{~F} \text { (size 3528) } \\ & \text { C13, C14 }=0.1 \mu \mathrm{~F} \\ & \text { (size 0402) } \\ & \text { C21, C22, C64 to C67 }=0.1 \mu \mathrm{~F} \\ & \quad \text { (size } 0603 \text { ) } \\ & \text { R90, R91 }=0 \Omega \text { (size 0603) } \end{aligned}$ |
| T1, T2, C1 to C4, C61, C62, R1 to R4, R9 to R12, R70 to R75 | Input Interface. T1 and T2 are 3-to-1 impedance ratio baluns to transform a $50 \Omega$ single-ended input into a $150 \Omega$ balanced differential signal. R1 and R4 ground one side of the differential drive interface for single-ended applications. R9 to R12 and R70 to 75 are provided for generic placement of matching components. C1 to C4 are dc blocks. | ```T1, T2 = TC3-1+ (Mini-Circuits) C1 to C4, C60, C61 \(=0.1 \mu \mathrm{~F}\) (size 0402) R1, R4, R9 to R12 \(=0 \Omega\) (size 0402) R2, R3, R70 to R75 = open (size 0402)``` |
| T3, T4, C7 to C10, L1 to L4, R15 to R32, R62, R63, C62, C63 | Output Interface. C7 to C10 are dc blocks. L1 to L4 provide dc biases for the outputs. R19 to R28 are provided for generic placement of matching components. The evaluation board is configured to provide a $150 \Omega$ to $50 \Omega$ impedance transformation with an insertion loss of about $10 \mathrm{~dB} . \mathrm{T} 3$ and T4 are 1-to-1 impedance ratio baluns to transform the balanced differential signasl to single-ended signals. R29 and R32 ground one side of the differential output interface for single-ended applications. | C7 to C10 $=0.1 \mu \mathrm{~F}$ (size 0402) <br> L1 to L4 = $1 \mu \mathrm{H}$ (size 0805) <br> T3, T4 = ETC1-1-13 (M/A-COM) <br> R19 to R22 = $61.9 \Omega$ (size 0402) <br> R23, R25, R26, R28 = $30.9 \Omega$ <br> (size 0402) <br> R15 to $18=0 \Omega$ (size 0603) <br> R29, R32 = $0 \Omega$ (size 0402) <br> R24, R27, R30, R31, R62, R63 = open (size 0402) <br> C62, C63 $=0.1 \mu \mathrm{~F}$ (size 0402) |
| PUA, PUB, R13, R14, C5, C6 | Enable Interface. The AD8376 is enabled by applying a logic high voltage to the ENBA pin for channel A or the ENBB pin for channel B . Channel A is enabled when the PUA switch is set in the "up" position, connecting the ENBA pin to VPOS. Likewise, Channel $B$ is enabled when the PUB switch is set in the "up" position, connecting the ENBB pin to VPOS. Both channels are disabled by setting the switches to the "down" position, connecting ENBA and ENBB pins to GND. | $\begin{aligned} & \text { PUA, PUB }=\text { installed } \\ & \text { R13, R14 }=0 \Omega \text { (size 0603) } \\ & \text { C5, C6 open (size 0603) } \end{aligned}$ |
| WA0 to WA4, WB0 to WB4 | Parallel Interface Control. Used to hardwire A0 through A4 and B0 through B4 to the desired gain. The bank of switches, WA0 to WA4, set the binary gain code for channel A. The bank of switches, WB0 to WB4, set the binary gain code for channel B. WAO and WBO represent the LSB for each of the respective channels. | WA0 to WA4, WB0 to WB4 = installed |
| C11, C12 | Voltage Reference. Input Common Mode Voltage ac-coupled to ground by $0.1 \mu \mathrm{~F}$ capacitors, C11 and C12. | C11, C12 = $0.1 \mu \mathrm{~F}$ (size 0402) |



Figure 17. Component Side Silkscreen


Figure 19. Component Side Layout


Figure 20. Circuit Side Layout

## OUTLINE DIMENSIONS



ORDERING GUIDE

| Model | Temperature | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD8376ACPZ-WP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Waffle Pack, 32 Lead Frame Chip Scale Package | $\mathrm{CP}-32-3$ |
| AD8376ACPZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 7" Reel, 32 Lead Frame Chip Scale Package | $\mathrm{CP}-32-3$ |
| AD8376-EVALZ |  | Evaluation Board |  |


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.326.8703 © 2007 Analog Devices, Inc. All rights reserved.

