# *ACTS541MS* # **Radiation Hardened Octal** Three-State Buffer/Line Driver January 1996 #### **Features** - Devices QML Qualified in Accordance with MIL-PRF-38535 - Detailed Electrical and Screening Requirements are Contained in SMD# 5962-96726 and Intersil's QM Plan - 1.25 Micron Radiation Hardened SOS CMOS - Total Dose ......>300K RAD (Si) - Single Event Upset (SEU) Immunity: <1 x 10<sup>-10</sup> Errors/Bit/Day - Dose Rate Upset ......>10<sup>11</sup> RAD (Si)/s, 20ns Pulse - Dose Rate Survivability.....>10<sup>12</sup> RAD (Si)/s, 20ns Pulse - Latch-Up Free Under Any Conditions - Military Temperature Range .....-55°C to +125°C - Significant Power Reduction Compared to ALSTTL Logic - DC Operating Voltage Range ...... 4.5V to 5.5V - · Input Logic Levels - VIL = 0.8V Max - VIH = VCC/2 Min - Input Current ≤ 1μA at VOL, VOH ## Description The Intersil ACTS541MS is a Radiation Hardened Octal Buffer/Line Driver, with three-state outputs. The output enable pins $\overline{OE1}$ , $\overline{OE2}$ control the three-state outputs. If either enable is high the output will be in a high impedance state. For data output both enables must be low. The ACTS541MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of a radiation hardened, high-speed, CMOS/SOS Logic family. The ACTS541MS is supplied in a 20 lead Ceramic Flatpack (K suffix) or a Ceramic Dual-In-Line package (D suffix). #### **Pinouts** 20 LEAD CERAMIC DUAL-IN-LINE MIL-STD-1835 DESIGNATOR. CDIP2-T20, LEAD FINISH C **TOP VIEW** 20 LEAD CERAMIC FLATPACK MIL-STD-1835 DESIGNATOR, CDFP4-F20, LEAD FINISH C **TOP VIEW** ## **Ordering Information** | PART NUMBER | TEMPERATURE RANGE | SCREENING LEVEL | PACKAGE | |-----------------|-------------------|-----------------------|--------------------------| | 5962F9672601VRC | -55°C to +125°C | MIL-PRF-38535 Class V | 20 Lead SBDIP | | 5962F9672601VXC | -55°C to +125°C | MIL-PRF-38535 Class V | 20 Lead Ceramic Flatpack | | ACTS541D/Sample | 25°C | Sample | 20 Lead SBDIP | | ACTS541K/Sample | 25°C | Sample | 20 Lead Ceramic Flatpack | | ACTS541HMSR | 25°C | Die | Die | # **Functional Diagram** **TRUTH TABLE** | INPUTS | | | OUTPUTS | |--------|-----|----|---------| | OE1 | ŌE2 | An | Yn | | L | L | Н | Н | | L | L | L | L | | Н | Х | Х | Z | | Х | Н | Х | Z | NOTE: L = Low Logic Level, H = High Logic Level, Z = High Impedance All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com #### Die Characteristics #### **DIE DIMENSIONS:** 102 mils x 102 mils 2,600mm x 2,600mm #### **METALLIZATION:** Type: AISi Metal 1 Thickness: 7.125kÅ ±1.125kÅ Metal 2 Thickness: 9kÅ ±1kÅ ## **GLASSIVATION:** Type: SiO<sub>2</sub> Thickness: 8kÅ ±1kÅ #### **WORST CASE CURRENT DENSITY:** $<2.0 \times 10^5 \text{ A/cm}^2$ #### **BOND PAD SIZE:** > 4.3 mils x 4.3 mils $> 110 \mu m$ x $110 \mu m$ ## Metallization Mask Layout #### ACTS541MS