## 14 BIT MONOLITHIC HYBRID S/D AND R/D TRACKING CONVERTERS **FEATURES** ### DESCRIPTION The HSDC-8915 Monobrid® Series is the first complete 14-bit synchro-todigital or resolver-to-digital converter contained in a single hybrid module. Most of its circuitry has been incorporated into a custom designed monolithic chip, thereby greatly reducing parts count inside the hybrid. The Monobrid combination of monolithic and hybrid technologies allows a more sophisticated design with better performance and additional features to fit inside a standard 36 pin DDIP hybrid package. Power consumption is reduced, reliability is increased, and costs are lower. New features found in the HSDC-8915 Series are 3-state output in two bytes, and a transparent latch which allows the converter to keep tracking even while an Inhibit is being applied. Innovative features found in other recent DDC hybrid converters are also included, such as a ±2.6 minute high accuracy option, analog velocity signal, error voltage outputs, solid state signal and reference isolation, broadband input, and accommodation to non-standard line-to-line voltage levels. The HSDC-8915 Series is available in two accuracy grades: ±4 minutes ±0,9 LSB and ±2.6 minutes. The accuracy is not affected by carrier amplitude variation because the conversion is ratiometric. Phase sensitive detection in the error loop rejects quadrature and noise. Adjustments and calibration are never required. The HSDC-8915 Series accepts broadband inputs: 360 to 1000 Hz or 47 to 1000 Hz. Two kinds of input signal isolation are available: internal differential solid state input with high common mode rejection, and transformer isolation with external transformers. Output angle is natural binary code, parallel positive logic, and TTL/CMOS compatible. Synchronization to a computer is complete via a Converter Busy output and an Inhibit input. Only one main power supply is required. Its +15V DC nominal level can range from +11 to +16.5 volts with no degradation in performance. The HSDC-8915 is also connected to the external logic power supply. Internal logic is CMOS, and all logic inputs and outputs are buffered to the external logic level. TTL or any external CMOS logic level between +4.5V and the +15V supply level can be accommodated. #### **APPLICATIONS** With three-state output and an Inhibit that does not stop the tracking process, HSDC-8915 Series converters are especially suited for bus multiplexing and interfacing with microprocessors. These converters are ideal for remotely located and hard to access equipment where low power requirements, small size, and high MTBF are critical. All units are processed to MIL-STD-883. They are well suited to the most stringent and severe industrial or military and avionics applications. In conjunction with other devices, they are easily adapted for closed loop control. Designed for printed circuit board mounting by standard techniques, the HSDC-8915 Series can be readily incorporated into other equipment by the OEM user. Because of their low cost, they are competitive with discrete S/D converters in many applications. - 10 RPS TRACKING - LOW POWER: 150 mW, Typical - ACCURACY: - ±4 minutes ±0.9 LSB standard ±2.6 minutes high accuracy option - 3-STATE LATCHED OUTPUTS FOR MICROPROCESSOR DATA BUS - USABLE AS CONTROL TRANSFORMER (CT) - INHIBIT DOES NOT INTERRUPT TRACKING - LOGIC: TTL and CMOS compatible 14 bit parallel binary angle Converter Busy and Inhibit Enable lines for 3-state output \*Patented Note: Monobrid<sup>®</sup> is a registered trademark of ILC Data Device Corporation. Ξ | ACCURACY Normal Accuracy High Accuracy Option "a" #### Accuracy Option "a" #### E2.6 minutes max (total error) ##### Carrier Frequency Ranges Nominal 400 Hz Units Nominal 60 Hz Units Nominal 60 Hz Units #################################### | Instormer Frequency Range 47 – 440 Hz Oltage Range 10 – 100V rms L-L; 90V rms L-L nominal 148 KΩ min L-L balanced resistive 2500V rms, transformer isolated Resolver output, - sine (-S) and + cosine (+C) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACCURACY Normal Accuracy High Accuracy Option "a" ### 2.6 minutes ±0.9 LSB Input Vi Input In Input Country ### 2.6 minutes max (total error) ### 2.6 minutes max (total error) ### 2.6 minutes max (total error) ### 2.6 minutes max (total error) ### Output In Out | oltage Range $10-100 V \text{ rms } L \cdot L$ ; $90 V \text{ rms } L \cdot L$ nominal hpedance $148 \text{ K}\Omega$ min $L \cdot L$ balanced resistive $\pm 500 V \text{ rms}$ , transformer isolated | | Normal Accuracy High Accuracy Option "a" 2 6 minutes ±0 9 LSB Input Imple Co- Output I 2 6 minutes max (total error) 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | npedance $148 \ K\Omega \ min \ L\cdot L \ balanced resistive \pm 500 \ V \ rms, \ transformer \ isolated$ | | High Accuracy Option "a" = 2.6 minutes max (total error) Input Co-Outout REFERENCE INPUT Outout Carrier Frequency Ranges Nominal 400 Hz Units A7 - 1000 Hz Nominal 60 Hz Units 47 - 1000 Hz Reference Input Characteristics Voltage Range 4 - 130V rms Input Impedance 250 KD min. single ended | ommon Mode Voltage ±500V rms, transformer isolated | | REFERENCE INPUT Carrier Frequency Ranges Nominal 400 Hz Units Nominal 60 Hz Units Reference Input Characteristics Voltage Range Input Impedance 250 ΚΩ min. single ended | Description Resolver output, - sine (~S) and + cosine (+C) | | Carrier Frequency Ranges | | | Carrier Frequency Ranges Nominal 400 Hz Units 360 1000 Hz 47 - 1000 Hz Nominal 60 Hz Units 47 - 1000 Hz DIGITAL INI | derived from op-amps. Short circuit proof. Voltage 1.0V rms nominal riding on ground reference V. | | Nominal 60 Hz Units 47 - 1000 Hz DIGITAL INI Reference Input Characteristics Voltage Range 4 - 130V rms Logic Typ. 250 K $\Omega$ min. single ended | Output voltage level tracks input level. | | Reference Input Characteristics Voltage Range 4 = 130V rms Logic Typ Logic Typ | lequired 4 mA typ, 7 mA max from +15V supply | | Input Impedance 250 KΩ min. single ended | PUT/OUTPUT | | Input impedance 250 KS2 min, single ended | pe TTL/CMOS compatible, depending on logic supply voltage | | 500 KΩ min, differential | , contage | | Common Mode Range DC common mode plus recurrent 14 Parall | el Data Bits Natural binary angle, positive logic | | AC peak = 210V max | er Busy (CB) 0.5 – 2.0 µs positive pulse, leading edge initiates counter update | | Drive Ca | | | SYNCHRO/RESOLVER SIGNAL INPUTS | 10 Standard TTL loads, 0.4 mA at 2.8 V (logic "1") | | SOLID STATE BUFFER INPUT MODULES | 10μA <sub>max</sub> (high impedance). | | Minimum Input Impedance (Balanced) Input | Z <sub>IN</sub> ≥ 25 KΩ pull up resistor to V <sub>L</sub> | | - IN I SIN I STATE I STATE I | NH - Logic 0 inhibits NH - Logic 0 inhibits | | 90V L 18918 89191 130 KU 96 KU Enable, E | Bits 7 to 14 (EN 7-14) Logic 1 high impedance | | 11 8V L·L (8917) 17.5 ΚΩ 15 ΚΩ Logic T | Logic O for use as CT | | | ype CMOS Compatible — Logic 101 ≤ 0.3VL | | Resolver Single Ended Differential Line to GND | g CMOS | | 90V L-L (8922) 175 K() 350 K() 175 K() ANALOG O | UTPUTS | | | C Error Voltage (E) -1 VDC per +LSB of error (±3 LSB range) | | 25 832 | ty Voltage (θ) +1 VDC per +2.1 rps at 400 Hz +1 VDC per +0.54 rps at 60 Hz | | Common Mode Ranges For 90V L-L Input 182V Max AC Error V | Voltage Near Null (e) 16 mV rms for +1 LSB of error | | For 26V L. L. Input 60V Max DC common mode plus | (nominal input voltage | | For 11.8V L-L Input 60V Max (recurrent AC peak Loading | 1.0 mA) | | VOLTACE FOLLOWED BUSEED WILLIAM | HARACTERISTICS | | (For External Transformers) A: 400 H | | | Input Signal Type Sin and cos resolver signals referenced to converter At 60 H | | | internal reference V (not to external GND) Velocity C | | | Sin Cos Voltage Range 1V nominal, 1.15V max Accelerati Max Voltage Without Damage 15V rms continuous 100V peak transient At 400 h | on Constant: | | Input Impedance Z <sub>IN</sub> > 10 MΩ (transient protected voltage follower) At 60 H | | | Settling T | ime | | FOR 179 | Step Change | | See Ordering Information for List of Transformers Reference Transformers are At 400 Optional for Both Solid State and Voltage Follower Input Options.} | | | 1 | 200 ms max to final value Hz 350 ms typ to 1 LSB | | 400 Hz TRANSFORMERS A1 60 Reference Transformer | 400 ms max to final value | | Carrier Frequency Range 360 – 1000 Hz | | | | JRE RANGES | | Input Impedance 40 KΩ min Operating Breakdown Voltage to GND 1200V peak −1 optic | | | -1 optio | | | Signal Transformer Storage | -55 C to +135 C | | Carrier Frequency Range 360 = 1000 Hz Breakdown Voltage to GND 700V peak | | | Minimum Input Impedances (Balanced) | | | Synchro Z <sub>IN</sub> (Z <sub>SO</sub> ) Resolver Z <sub>IN</sub> Nominal N | | | 90V L-L (Option 4H) 180 KΩ 100 KΩ Absolute | ### ################################## | | 26 V C-C TOPTION 4MT - 30 K32 Current or | r Impedance 15 mA max* Z <sub>IN</sub> = 5 KΩ min | | Does not | include current required by 60 Hz active transformers | | 60 Hz TRANSFORMERS Reference Transformer PHYSICAL C | | | Carrier Frequency Range 47 – 440 Hz Converter | CHARACTERISTICS | | Input Voltage Range 80 = 138V rms, 115V rms nominal Type | 36 pin double DIP | | Input Impedance 600 K12 min, resistive Size | 0.78 x 1 9 x 0 21 inch (2 0 x 4 8 x 0 53 cm) | | Input Common Mode Voltage 500V rms, transformer isolated Weight | 1 oz max (28 g) | | Output Description +R (in phase with RH-RL) and -R (in phase with RL-RH) derived from op-amps. Short circuit proof. | nsformer Encapsulated module. Signal input uses 2 module | | Output Voirage 3 0V nominal riding onground reference V. Output | incapsulated module. Signal input uses 2 module. | | - 9-19 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 | 0.8 x 0.6 x 0.3 inch 12 x 1.5 x 0.8 cm+ | | | 0.4 oz max (11 g) | | Power Required 4 mA typ, 7 mA max from + 15V supply. Weight | stormer | | Power Required 4 mA typ, 7 mA max from + 15V supply. Weight 60 Hz Tran- | | | Power Required 4 mA typ, 7 mA max from + 15V supply. Weight | Encapsulated module. Signal transformer and refe | | Power Required 4 mA typ, 7 mA max from + 15V supply. Weight 60 Hz Tran- | Encapsulated module. Signal transformer and refe<br>ence transformer each consist of one such modu<br>1 125 x 1 125 x 0 42 inch (2.86 x 2.86 x 1.07 cm | FIGURE 1. HSDC-8915 SERIES BLOCK DIAGRAM #### **TECHNICAL INFORMATION** #### INTRODUCTION The circuit shown in the HSDC-8915 block diagram, Figure 1, consists of three main parts: the signal input option; a feedback loop whose elements are the control transformer, demodulator, error processor, and up-down counter; and digital interface circuitry including various latches and buffers. The input options accept a synchro or resolver input and produce a resolver type output for the control transformer. The first two options, called solid state synchro and resolver input, accept synchro and resolver signal inputs directly, and provide signal isolation; it is a voltage follower buffer and requires an external signal conditioner such as a transformer. Both options, the solid state input and the external transformer isolated buffer, are available for the following standard inputs: All input options are DC coupled with broadband characteristics up to 1000 Hz. HSDC-8915 Series converters are usable to 10 KHz with slight degradation in accuracy—consult factory for further information. In a synchro or resolver, shaft angle data is transmitted as the ratio of carrier amplitudes across the terminals. The internal converter operates with signals in resolver format, $\sin\theta$ cos $\omega t$ and $\cos\theta$ cos $\omega t$ . Synchro signals are of the form $\sin\theta$ cos $\omega t$ , $\sin\left(\theta+120^{\circ}\right)$ cos $\omega t$ , and $\sin\left(\theta+240^{\circ}\right)$ cos $\omega t$ . Diagrams on the following page show synchro and resolver signals as a function of the angle $\theta$ . The feedback loop produces a 14 bit digital angle $\Phi$ which tracks the analog input angle $\theta$ to within the specified accuracy of the converter. The control transformer performs the following trigonometric computation: $$\sin \left( heta - \Phi ight) = \sin heta \, \cos \Phi - \cos heta \, \sin \Phi$$ where $\theta$ is the angle representing the synchro or resolver shaft position, and $\Phi$ is the digital angle contained in the up-down counter in the converter. The tracking process consists of continually adjusting $\Phi$ to make $(\theta - \Phi) \rightarrow 0$ , so that $\Phi$ will represent the shaft position $\theta$ . The output of the demodulator is an analog DC level proportional to $\sin{(\theta-\Phi)}$ . The error processor integrates this $\sin{(\theta-\Phi)}$ error signal, and the output of the integrator is used to control the frequency of a voltage controlled oscillator. This oscillator produces "clock" pulses which are accumulated by the up-down counter. The up-down counter is functionally an incremental integrator. Therefore there are two stages of integration, making the converter a Type II tracking servo. In a Type II servo, the voltage controlled oscillator always settles to a counting rate which makes $d\Phi/dt$ equal to $d\theta/dt$ without lag. The output data will always be fresh and available so long as the maximum tracking rate of the converter is not exceeded. The digital interface circuitry has three main functions: to latch the output bits during an Inhibit command so that stable data can be read out, to furnish both 14 bit parallel and 3-state data formats, and to act as a buffer between the internal CMOS logic and the external logic level. Applying an Inhibit command will lock the data in the transparent latch without interfereing with continuous tracking of the feedback loop. This is a new feature, since S/D and R/D converters usually lock the up-down counter while an Inhibit is applied. In the HSDC 8915 Series Monobrids, therefore, the digital angle $\Phi$ is always updated and the Inhibit can be applied for an arbitrary amount of time. The Inhibit transparent latch and the 0.2 $\mu$ s delay are also parts of the Inhibit circuitry, whose detailed operation is described in the Logic Output/Input Section When testing or evaluating the converter, it is advisable to limit the power supply currents as follows: +15V Supply Limit at 20 mA. Logic Supply V<sub>L</sub> at 2 mA + Digital Load at Logic 1. Analog circuits inside the 8915 module are referenced to an internal DC reference level V which rides at +7V nominal with respect to the external ground (GND). V should not be connected to the external ground. #### **VOLTAGE FOLLOWER BUFFER INPUT** Voltage follower buffer units require a signal isolation transformer or a similar signal conditioner that provides a 1.0V rms nominal resolver type signal referenced to the internal DC level V. This input option may be preferred in applications where the signal conditioner can be integrated with other components, as in many multiplexed systems. #### **SOLID STATE BUFFER INPUTS** The solid state signal and reference inputs are true differential inputs with high AC and DC common mode rejection, so most applications will not require units with isolation transformers. Input impedance is maintained with power off. The recurrent AC peak + DC common mode voltage should not exceed the following values: | Input | Common Mode<br>Maximum | Max Transient<br>Peak Voltage | | |-----------|------------------------|-------------------------------|--| | 11.8V L-L | 60 V Peak | 150V | | | 26 V L-L | 60 V Peak | 150V | | | 90 V L-L | 182 V Peak | 500 V | | | Reference | 210 V Peak | 1000V | | 90 V line-to-line systems may have voltage transients which exceed the 500V specification listed above. These transients can destroy the thin film input resistor network in the hybrid. Therefore, 90V L-L solid state input modules may be protected by installing voltage suppressors as shown. Voltage transients are likely to occur whenever synchro or resolver voltages are switched on or off. For instance, a 1000V transient can be generated when the primary of a CX or TX driving a synchro or resolver input is opened. CR1, CR2 and CR3 are 1N6068A, 100V bipolar transient voltage suppressors or equivalent. Non-standard synchro and resolver voltage levels can be accommodated with no degradation in the specifications. A unit should be selected whose voltage level 11.8V, 26V, or 90V is the next higher standard level above that of the non-standard signal. To correct the error gradient, a resistor R of the following value in ohms must be added between pins Ge and V: $$R = \frac{1000}{A \cdot 1} \text{ where } A = \frac{\text{Standard Signal Voltage}}{\text{Non-Standard Signal Voltage}}$$ Standard Synchro Control Transmitter (CX) Outputs as a Function of CCW Rotation From Electrical Zero (EZ). Standard Resolver Control Transmitter (RX) Outputs as a Function of CCW Rotation From Electrical Zero (EZ) With R2-R4 Excited. #### SYNCHRO AND RESOLVER SIGNALS #### **TRANSFORMERS** Transformer connection diagrams are shown in Figure 2. These transformers are designed for the voltage follower buffer input options HSDC 8915 and HSDC 8916. However, the reference transformers may also be used with the solid state buffer input options. Note that the 60 Hz transformers are active transformers. They have op-amp outputs and require connections to the +15V power supply as shown in Figure ?. Active devices are provided because passive transformers require considerably more volume at 60 Hz than at 400 Hz. #### 400 Hz SYNCHRO TRANSFORMER T1 21044 OR 21045 #### 400Hz RESOLVER TRANSFORMER T1 21046 OR 21047 OR 21048 #### 60 Hz SYNCHRO TRANSFORMER 24126 Note: Synchro inputs must be connected as shown for + sine and - cosine. #### 400 Hz REF TRANSFORMER 21049 #### 60 Hz REF TRANSFORMER 24133 #### FIGURE 2 TRANSFORMER CONNECTION DIAGRAM #### LOGIC OUTPUTS AND INPUTS CAUTION: Appropriate handling procedures should be used to prevent damages to CMOS circuits. Logic outputs consist of 14 parallel data bits and a Converter Busy (CB). All logic outputs are short-circuit proof to ground and to positive voltages as high as $V_L$ . The CB output is a positive 0.5–2.0 $\mu$ s pulse, and data changes about 0.2 $\mu$ s after the leading edge of the pulse because of an internal delay (see Figure 1). Data is valid 0.5 $\mu$ s after the leading edge of a CB. If the converter is operated with fewer than 14 bits, the unused LSB bits should be left unconnected. The parallel digital outputs are gated to provide an 8 and a 6 line byte for microprocessor bus interfacing. When the Enables for the gates are at logic 0, the gate outputs are at normal logic 1 or 0, depending on the bit state. When the Enables are at logic 1, the gate outputs are high impedance and the microprocessor sees an essentially open line. Outputs are valid 0.5 µs after an Enable is driven to logic 0. For 14 bit parallel output operation when the 3-state feature is not used, the Enable lines should be tied to logic 0. The Inhibit (INH) logic input locks the 14 bit transparent latch so that the bits will remain stable while data is being transferred (see Figure 1). The output is stable $0.5\mu s$ after the Inhibit is driven to logic 0. A logic 0 at the T input locks the 14 bit latch, and a logic 1 allows the bits to change. The purpose of the INH transparent latch is to prevent the transmission of invalid data when there is an overlap between the CB and INH. While the counter is not being updated the CB is at logic 0 and the INH latch is transparent. When the CB goes to logic 1 the INH latch is locked. If a CB occurs after an INH has been applied, the 14 bit latch will remain locked and its data cannot change until the CB returns to logic 0. If an INH is applied during a CB pulse, the 14 bit latch will not lock until the CB pulse is over. The purpose of the 0.2us delay is to prevent a race condition between the CB and the INH in which the up-down counter begins to change just as an INH is applied. #### **TIMING** Whenever an input angle change occurs, the converter changes the digital angle in 1 LSB steps and generates a converter busy pulse. The output data change is initiated by the leading edge of the CB pulse, delayed by the $0.2\mu s$ (nominal) delay. The output becomes stable in less than $0.5\mu s$ even though the CB pulse may last longer. Data transfer can be made synchronous with the leading edge of CB, delayed by $0.5\mu s$ . (See Timing Diagram.) An Inhibit input, regardless of its duration, does not affect converter update. A simple method of interfacing to a computer, asynchronous to CB pulse, is to (a) apply the inhibit, (b) wait $1.5\mu s$ min.,(c) transfer the data and (d) release the inhibit. #### ANALOG OUTPUTS The analog outputs are V, e, and $\theta$ . V is an internal DC reference, +7 VDC nominal. The outputs e, E, and $\dot{\theta}$ ride on the internal DC reference voltage V, and should be measured with respect to V. Outputs can swing $\pm 5$ V when the voltage level of the +15 V power supply is +15 V. The output swing swing changes proportionally if the level is not at +15 V Output e is the AC error voltage sin $(\theta - \Phi)$ near the null point. Its average amplitude at nominal input voltage for +1 LSB of error (equivalent to $(\theta - \Phi) = 0.022^{\circ}$ ) is 16 mV rms. E is a DC voltage proportional to the error $(\theta-\Phi)$ near the null point, with -1 VDC output per +LSB of error. $\theta$ is a DC voltage proportional to the angular velocity $d\theta/dt=d\Phi/dt$ . A +1 VDC output corresponds to +2.1 rps for 400 Hz units, and +0.54 rps for 60 Hz units. Maximum loading for each analog output is 1.0 mA. Outputs e, E, and $\theta$ are not required for normal operation of the converter; V is used as internal DC reference with the voltage follower buffer option. The figure shows a difference circuit which may be used to reference the analog outputs with respect to normal ground instead of the internal DC reference ground V. # DDC ILC DATA DEVICE CORPORATION ### **HSDC-8915 MONOBRID® SERIES\*** #### DIFFERENCE CIRCUIT FOR ANALOG OUTPUTS The output e, E and $\theta$ are not closely controlled or characterized. Consult factory for further information. #### **USE AS A CT** The HSDC-8915 Series S/D can be used as a "Solid State CT". This is analogous to the function of a rotary control transformer except here the <u>rotary</u> shaft input is replaced by a <u>digital</u> angle. Referring to the equation below, the output is an AC voltage (e) which varies as the sine of the difference between the analog input angle and the digital angle. $$e = \sin(\theta - \phi)\cos\omega t$$ where $\theta$ is the analog angle and $\phi$ is the digital angle. Control transformers are frequently used as error signal generators in closed servo loops. They are useful when digital remote control of a position servo must be accomplished. The procedure to enable this function is to disable the up-down counter by setting pin 30 $(\overline{S})$ to logic "0" and using the digital output lines (which are bidirectional) as digital inputs. Note that "e" rides on the internal DC reference voltage "V" (approximately 7.5V) and a differential amplifier should be used to reference this signal to real (circuit) ground as shown in diagram under analog outputs. FIGURE 3. CT BLOCK DIAGRAM The gain control function (Ge) is still operative in CT mode and the effect is the same as when used as an S/D. If you adjust the gain for a lower than nominal line-to-line signal, the error magnitude will remain the same, i.e., 16mV/LSB. If you adjust the gain for a lower signal level but come in with the "nominal" signal level, the error amplitude will be correspondingly gained-up (by the factor $V_{\text{nominal}}/V_{\text{lower}}$ ), however the usable error range (dynamic range) is correspondingly reduced. #### **DYNAMIC PERFORMANCE** A Type II servo loop ( $K_V = \infty$ ) and very high acceleration constants give the HSDC-8915 Series superior dynamic performance, as listed in the specifications. If a step input occurs, as is likely when the power is initially turned on, the response will be critically damped. The response to a step input is shown below. After initial slewing at the maximum tracking rate of the converter, there is one overshoot which is inherent to a Type II servo. The overshoot settling to final value is a function of the small signal settling time. #### RESPONSE TO A STEP INPUT The loop dynamics of the tracking converter is shown in the diagram. The closed loop transient response is nominally critically damped. All loop dynamics can be determined from the diagram and formulas listed. CONVERTER LOOP DYNAMICS #### RELIABILITY MTBF values are very high because the use of custom monolithics greatly decreases the number of active components, because thin film resistor networks are used, and because of careful thermal design. Summaries of MTBF calculations and susceptibility information are available on request. #### ORDERING INFORMATION 1. Converters may be ordered as follows. 2. Reference and signal transformers for the voltage follower buffer input converters must be ordered separately as follows: | | | | | Part Numbers | | |----------|-----------|-----------------|----------------|--------------------|--------------------| | Туре | Frequency | Ref.<br>Voltage | L-L<br>Voltage | Ref. Xfmr. | Signal Xfmr. | | Synchro | 400 Hz | 115V | 90V | 21049 | 21045* | | Synchro | 400 Hz | 26 V | 11.8V | 21049 | 21044* | | Resolver | 400 Hz | 115V | 90∨ | 21049 | 21048* | | Resolver | 400 Hz | 26∨ | 26 V | 21049 | 21047 | | Resolver | 400 Hz | 26 V | 11.8V | 21049 | 21046 | | Synchro† | 60 Hz | 115V | 90∨ | 24133-1<br>24133-3 | 24126-1<br>24126-3 | <sup>\*</sup>The part number for each 400 Hz synchro or resolver isolation transformer includes two separate modules as shown in the outline drawings. - 1 = -55°C to +105 C 3 0°C to +70 C #### **MECHANICAL OUTLINE** 36 PIN DOUBLE DIP \* #### **NOTES** - 1. Dimensions shown are in inches. - 2. Lead identification numbers are for reference only. - 3. Lead cluster shall be centered within ±0.10 of outline dimensions. Lead spacing dimensions apply only at seating plane - 4. Pin material meets solderability requirements of MIL-STD-202E, Method 208C. - 5. Package is Kovar with electroless nickel plating. - 6. Case is electrically floating. - \*Flatpack available, consult factory. #### **PIN CONNECTION TABLE** | PIN | FUNCTION | | PIN | FUNCTION | | |-----|-----------------------|----------------------|----------------------|--------------------------------|---------------------------| | | Solid St.<br>Resolver | Solid St.<br>Synchro | Volt. Fol.<br>Buffer | | | | 1 | <b>S</b> 1 | S1 | N.C. | 19 | RH (Ref. High) | | 2 | <b>S</b> 2 | S2 | cos | 20 | RL (Ref. Low) | | 3 | S3 | S3 | SIN | 21 | N.C. | | 4 | S4 | N.C. | N.C. | 22 | E (Filtered DC Error Out) | | 5 | Bit 1 MSB | | 23 | $\theta$ (Analog Velocity Out) | | | 6 | Bit 2 | | 24 | CB (Converter Busy) | | | 7 | Bit 3 | | 25 | EN 7-14 (Enable, 8its 7 to 14) | | | 8 | Bit 4 | | 26 | EN 1-6 (Enable, Bits 1 to 6) | | | 9 | Bit 5 | | 27 | e (AC Error Out) | | | 10 | Bit 6 | | 28 | VL (Logic Voltage Input) | | | 11 | Bit 7 | | 29 | GND<br>S | | | 12 | Bit 8 | | 30 | <u> </u> <del>S</del> | | | 13 | Bit 9 | | 31 | Ge (Gain Control) | | | 14 | Bit 10 | | 32 | +15V (Power Supply In) | | | 15 | Bit 11 | | 33 | INH (Inhibit) | | | 16 | Bit 12 | | 34 | V (Internal DC Ref. ) | | | 17 | Bit 13 | | 35 | BC (Buffered Cos) | | | 18 | Brt 14 LSB | | 36 | BS (Buffered Şin) | | BS and BC pins are used in other applications. <sup>&</sup>lt;sup>†</sup>60 Hz synchro transformers are available in two temperature ranges