## **Freescale Semiconductor** ## **Advance Information** MC9328MXS/D Rev. 0, 1/2005 ## **MC9328MXS** Package Information Plastic Package (PBGA–225) #### , Ordering Information See Table 2 on page 4 # **MC9328MXS** ### 1 Introduction The i.MX (Media Extensions) series provides a leap in performance with an ARM9<sup>TM</sup> microprocessor core and highly integrated system functions. The i.MX products specifically address the requirements of the personal, portable product market by providing intelligent integrated peripherals, an advanced processor core, and power management capabilities. The i.MX processor features the advanced and power-efficient ARM920T<sup>TM</sup> core that operates at speeds up to 100 MHz. Integrated modules, which include a USB device and an LCD controller, support a suite of peripherals to enhance portable products. It is packaged in a 225-contact PBGA package. Figure 1 shows the functional block diagram of the i.MX processor. #### **Contents** | Introduction | 1 | |---------------------------------|------| | Signals and Connections | 5 | | Specifications | 9 | | Pin-Out and Package Information | 69 | | Contact Information Last | Page | #### Introduction Figure 1. MC9328MXS Functional Block Diagram ### 1.1 Conventions This document uses the following conventions: - OVERBAR is used to indicate a signal that is active when pulled low: for example, RESET. - Logic level one is a voltage that corresponds to Boolean true (1) state. - Logic level zero is a voltage that corresponds to Boolean false (0) state. - To set a bit or bits means to establish logic level one. - To *clear* a bit or bits means to establish logic level zero. - A *signal* is an electronic construct whose state conveys or changes in state convey information. - A pin is an external physical connection. The same pin can be used to connect a number of signals. - Asserted means that a discrete signal is in active logic state. - Active low signals change from logic level one to logic level zero. - Active high signals change from logic level zero to logic level one. - *Negated* means that an asserted discrete signal changes logic state. - Active low signals change from logic level zero to logic level one. - Active high signals change from logic level one to logic level zero. - LSB means *least significant bit* or *bits*, and MSB means *most significant bit* or *bits*. References to low and high bytes or words are spelled out. - Numbers preceded by a percent sign (%) are binary. Numbers preceded by a dollar sign (\$) or $\theta x$ are hexadecimal. MC9328MXS Advance Information, Rev. 0 ### 1.2 Features To support a wide variety of applications, the i.MX processor offers a robust array of features, including the following: - ARM920T<sup>TM</sup> Microprocessor Core - AHB to IP Bus Interfaces (AIPIs) - External Interface Module (EIM) - SDRAM Controller (SDRAMC) - DPLL Clock and Power Control Module - Two Universal Asynchronous Receiver/Transmitters (UART 1 and UART 2) - Serial Peripheral Interface (SPI) - Two General-Purpose 32-bit Counters/Timers - Watchdog Timer - Real-Time Clock/Sampling Timer (RTC) - LCD Controller (LCDC) - Pulse-Width Modulation (PWM) Module - Universal Serial Bus (USB) Device - Direct Memory Access Controller (DMAC) - Synchronous Serial Interface and Inter-IC Sound (SSI/I<sup>2</sup>S) Module - Inter-IC (I<sup>2</sup>C) Bus Module - General-Purpose I/O (GPIO) Ports - Bootstrap Mode - Power Management Features - Operating Voltage Range: 1.7 V to 1.9 V core, 1.7 V to 3.3 V I/O - 225-contact PBGA Package ## 1.3 Target Applications The i.MX processor is targeted for advanced information appliances, smart phones, Web browsers, and messaging applications. ## 1.4 Revision History Table 1 provides revision history for this release. This history includes technical content revisions only and not stylistic or grammatical changes. Table 1. MC9328MXS Data Sheet Revision History for Rev. 0 | Revision | | |-----------------|--| | Initial Release | | MC9328MXS Advance Information, Rev. 0 #### Introduction ### 1.5 Reference Documents The following documents are required for a complete description of the MC9328MXS and are necessary to design properly with the device. Especially for those not familiar with the ARM920T processor or previous DragonBall products, the following documents are helpful when used in conjunction with this document. ARM Architecture Reference Manual (ARM Ltd., order number ARM DDI 0100) ARM9DT1 Data Sheet Manual (ARM Ltd., order number ARM DDI 0029) ARM Technical Reference Manual (ARM Ltd., order number ARM DDI 0151C) EMT9 Technical Reference Manual (ARM Ltd., order number DDI O157E) MC9328MXS Product Brief (order number MC9328MXSP/D) MC9328MXS Reference Manual (order number MC9328MXSRM/D) The Freescale manuals are available on the Freescale Semiconductors Web site at http://www.freescale.com/imx. These documents may be downloaded directly from the Freescale Web site, or printed versions may be ordered. The ARM Ltd. documentation is available from http://www.arm.com. ### 1.6 Ordering Information Table 2 provides ordering information for the 225-contact PBGA package. Package TypeFrequencyTemperatureSolderball TypeOrder Number225-contact PBGA100 MHz-40°C to 85°CStandardMC9328MXSCVF10(R2)Pb-freeSee Note1 Standard Pb-free MC9328MXSVF10(R2) See Note1 Table 2. MC9328MXS Ordering Information 0°C to 70°C <sup>1.</sup> Contact your distribution center or Freescale sales office. # 2 Signals and Connections Table 3 identifies and describes the i.MX processor signals that are assigned to package pins. The signals are grouped by the internal module that they are connected to. Table 3. MC9328MXS Signal Descriptions | Signal Name | Function/Notes | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | External Bus/Chip-Select (EIM) | | A[24:0] | Address bus signals | | D[31:0] | Data bus signals | | EB0 | MSB Byte Strobe—Active low external enable byte signal that controls D [31:24]. | | EB1 | Byte Strobe—Active low external enable byte signal that controls D [23:16]. | | EB2 | Byte Strobe—Active low external enable byte signal that controls D [15:8]. | | EB3 | LSB Byte Strobe—Active low external enable byte signal that controls D [7:0]. | | ŌĒ | Memory Output Enable—Active low output enables external data bus. | | <u>CS</u> [5:0] | Chip-Select—The chip-select signals $\overline{CS}$ [3:2] are multiplexed with $\overline{CSD}$ [1:0] and are selected by the Function Multiplexing Control Register (FMCR). By default $\overline{CSD}$ [1:0] is selected. | | ECB | Active low input signal sent by a flash device to the EIM whenever the flash device must terminate an on-going burst sequence and initiate a new (long first access) burst sequence. | | LBA | Active low signal sent by a flash device causing the external burst device to latch the starting burst address. | | BCLK (burst clock) | Clock signal sent to external synchronous memories (such as burst flash) during burst mode. | | RW | RW signal—Indicates whether external access is a read (high) or write (low) cycle. Used as a WE input signal by external DRAM. | | DTACK | DTACK signal—The external input data acknowledge signal. When using the external DTACK signal as a data acknowledge signal, the bus time-out monitor generates a bus error when a bus cycle is not terminated by the external DTACK signal after 1022 clock counts have elapsed. | | | Bootstrap | | BOOT [3:0] | System Boot Mode Select—The operational system boot mode of the i.MX processor upon system reset is determined by the settings of these pins. | | | SDRAM Controller | | SDBA [4:0] | SDRAM non-interleave mode bank address multiplexed with address signals A [15:11]. These signals are logically equivalent to core address p_addr [25:21] in SDRAM cycles. | | SDIBA [3:0] | SDRAM interleave addressing mode bank address multiplexed with address signals A [19:16]. These signals are logically equivalent to core address p_addr [12:9] in SDRAM cycles. | | MA [11:10] | SDRAM address signals | | MA [9:0] | SDRAM address signals which are multiplexed with address signals A [10:1]. MA [9:0] are selected on SDRAM cycles. | | DQM [3:0] | SDRAM data enable | | CSD0 | SDRAM Chip-select signal which is multiplexed with the $\overline{\text{CS2}}$ signal. These two signals are selectable by programming the system control register. | | CSD1 | SDRAM Chip-select signal which is multiplexed with $\overline{CS3}$ signal. These two signals are selectable by programming the system control register. By default, $\overline{CSD1}$ is selected, so it can be used as boot chip-select by properly configuring BOOT [3:0] input pins. | | RAS | SDRAM Row Address Select signal | ### **Signals and Connections** Table 3. MC9328MXS Signal Descriptions (Continued) | SDRAM Column Address Select signal | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|--|--| | SDCKE1 SDRAM Clock Enable 0 SDCKE1 SDRAM Clock Enable 1 SDCLK SDRAM Clock RESET_SF Not Used Clocks and Resets EXTAL16M Crystal input (4 MHz to 16 MHz), or a 16 MHz oscillator input when the internal oscillator circui shut down. XTAL16M Crystal output EXTAL32K 32 kHz crystal input XTAL32K 32 kHz crystal input CLKO Clock Out signal selected from internal clock signals. RESET_IN Master Reset—External active low Schmitt trigger input signal. When this signal goes active, a modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG TRST Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled to Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | SDCKE1 SDRAM Clock Enable 1 SDCLK SDRAM Clock RESET_SF Not Used Clocks and Resets EXTAL16M Crystal input (4 MHz to 16 MHz), or a 16 MHz oscillator input when the internal oscillator circui shut down. XTAL16M Crystal output EXTAL32K 32 kHz crystal input XTAL32K 32 kHz crystal output CLKO Clock Out signal selected from internal clock signals. RESET_IN Master Reset—External active low Schmitt trigger input signal. When this signal goes active, a modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG TRST Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled to Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | SDCLK SDRAM Clock RESET_SF Not Used | | | | | | | Clocks and Resets | | | | | | | Clocks and Resets EXTAL16M Crystal input (4 MHz to 16 MHz), or a 16 MHz oscillator input when the internal oscillator circui shut down. XTAL16M Crystal output EXTAL32K 32 kHz crystal input XTAL32K 32 kHz crystal output CLKO Clock Out signal selected from internal clock signals. RESET_IN Master Reset—External active low Schmitt trigger input signal. When this signal goes active, a modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG TRST Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled to Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | EXTAL16M Crystal input (4 MHz to 16 MHz), or a 16 MHz oscillator input when the internal oscillator circui shut down. XTAL16M Crystal output EXTAL32K 32 kHz crystal input XTAL32K 32 kHz crystal output CLKO Clock Out signal selected from internal clock signals. RESET_IN Master Reset—External active low Schmitt trigger input signal. When this signal goes active, a modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG TRST Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | Shut down. XTAL16M Crystal output EXTAL32K 32 kHz crystal input XTAL32K 32 kHz crystal output CLKO Clock Out signal selected from internal clock signals. RESET_IN Master Reset—External active low Schmitt trigger input signal. When this signal goes active, a modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG TRST Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | Clocks and Resets | | | | | | EXTAL32K 32 kHz crystal input XTAL32K 32 kHz crystal output CLKO Clock Out signal selected from internal clock signals. RESET_IN Master Reset—External active low Schmitt trigger input signal. When this signal goes active, a modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG TRST Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | is | | | | | | XTAL32K 32 kHz crystal output CLKO Clock Out signal selected from internal clock signals. RESET_IN Master Reset—External active low Schmitt trigger input signal. When this signal goes active, a modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG TRST Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled to Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | CLKO Clock Out signal selected from internal clock signals. RESET_IN Master Reset—External active low Schmitt trigger input signal. When this signal goes active, a modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG TRST Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled to Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | RESET_IN Master Reset—External active low Schmitt trigger input signal. When this signal goes active, a modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | modules (except the reset module and the clock control module) are reset. RESET_OUT Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. POR Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. JTAG Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | I | | | | | | JTAG Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled TDO Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | from | | | | | | TRST Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controlled Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | Serial Output for test instructions and data. Changes on the falling edge of TCK. TDI | JTAG | | | | | | TDI Serial Input for test instructions and data. Sampled on the rising edge of TCK. TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | r. | | | | | | TCK Test Clock to synchronize test logic and control register access through the JTAG port. TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | TMS Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | of TCK. DMA BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | BIG_ENDIAN Big Endian—Input signal that determines the configuration of the external chip-select space. If driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | edge | | | | | | driven logic-high at reset, the external chip-select space will be configured to little endian. If it is | | | | | | | , | | | | | | | DMA_REQ External DMA request pin. | | | | | | | ETM | | | | | | | ETMTRACESYNC ETM sync signal which is multiplexed with A24. ETMTRACESYNC is selected in ETM mode. | | | | | | | ETMTRACECLK ETM clock signal which is multiplexed with A23. ETMTRACECLK is selected in ETM mode. | | | | | | | ETMPIPESTAT [2:0] ETM status signals which are multiplexed with A [22:20]. ETMPIPESTAT [2:0] are selected in I mode. | ETM | | | | | | ETMTRACEPKT [7:0] ETM packet signals which are multiplexed with ECB, LBA, BCLK(burst clock), PA17, A [19:16] ETMTRACEPKT [7:0] are selected in ETM mode. | | | | | | | LCD Controller | | | | | | | LD [15:0] LCD Data Bus—All LCD signals are driven low after reset and when LCD is off. | | | | | | Table 3. MC9328MXS Signal Descriptions (Continued) | Signal Name | Function/Notes | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | FLM/VSYNC | Frame Sync or Vsync—This signal also serves as the clock signal output for the gate driver (dedicated signal SPS for Sharp panel HR-TFT). | | LP/HSYNC | Line pulse or H sync | | LSCLK | Shift clock | | ACD/OE | Alternate crystal direction/output enable. | | CONTRAST | This signal is used to control the LCD bias voltage as contrast control. | | SPL_SPR | Program horizontal scan direction (Sharp panel dedicated signal). | | PS | Control signal output for source driver (Sharp panel dedicated signal). | | CLS | Start signal output for gate driver. This signal is an inverted version of PS (Sharp panel dedicated signal). | | REV | Signal for common electrode driving signal preparation (Sharp panel dedicated signal). | | | SPI 1 | | SPI1_MOSI | Master Out/Slave In | | SPI1_MISO | Slave In/Master Out | | SPI1_ <del>SS</del> | Slave Select (Selectable polarity) | | SPI1_SCLK | Serial Clock | | SPI1_SPI_RDY | Serial Data Ready | | | General Purpose Timers | | TIN | Timer Input Capture or Timer Input Clock—The signal on this input is applied to both timers simultaneously. | | TMR2OUT | Timer 2 Output | | | USB Device | | USBD_VMO | USB Minus Output | | USBD_VPO | USB Plus Output | | USBD_VM | USB Minus Input | | USBD_VP | USB Plus Input | | USBD_SUSPND | USB Suspend Output | | USBD_RCV | USB Receive Data | | USBD_OE | USB OE | | USBD_AFE | USB Analog Front End Enable | | | UARTs – IrDA/Auto-Bauding | | UART1_RXD | Receive Data | | UART1_TXD | Transmit Data | | UART1_RTS | Request to Send | | UART1_CTS | Clear to Send | | UART2_RXD | Receive Data | | UART2_TXD | Transmit Data | | UART2_RTS | Request to Send | | UART2_CTS | Clear to Send | | UART2_DSR | Data Set Ready | ### **Signals and Connections** Table 3. MC9328MXS Signal Descriptions (Continued) | Signal Name | Function/Notes | | | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | UART2_RI | Ring Indicator | | | | UART2_DCD | Data Carrier Detect | | | | UART2_DTR | Data Terminal Ready | | | | | Serial Audio Port – SSI (configurable to I <sup>2</sup> S protocol) | | | | SSI_TXDAT | Transmit Data | | | | SSI_RXDAT | Receive Data | | | | SSI_TXCLK | Transmit Serial Clock | | | | SSI_RXCLK | Receive Serial Clock | | | | SSI_TXFS | Transmit Frame Sync | | | | SSI_RXFS | Receive Frame Sync | | | | | 1 <sup>2</sup> C | | | | I2C_SCL | I <sup>2</sup> C Clock | | | | I2C_SDA | I <sup>2</sup> C Data | | | | | PWM | | | | PWMO | PWM Output | | | | Test Function | | | | | TRISTATE | Forces all I/O signals to high impedance for test purposes. For normal operation, terminate this input with a 1 k ohm resistor to ground. (TRI-STATE® is a registered trademark of National Semiconductor.) | | | | | General Purpose Input/Output | | | | PA[14:3] | Dedicated GPIO | | | | PB[13:8] | Dedicated GPIO | | | | | Digital Supply Pins | | | | NVDD | Digital Supply for the I/O pins | | | | NVSS | Digital Ground for the I/O pins | | | | | Supply Pins – Analog Modules | | | | AVDD | Supply for analog blocks | | | | AVSS | Quiet ground for analog blocks | | | | | Internal Power Supply | | | | QVDD | Power supply pins for silicon internal circuitry | | | | QVSS | Ground pins for silicon internal circuitry | | | | | Substrate Supply Pins | | | | SVDD | Supply routed through substrate of package; not to be bonded | | | | SGND | Ground routed through substrate of package; not to be bonded | | | This section contains the electrical specifications and timing diagrams for the i.MX processor. ## 3.1 Maximum Ratings Table 4 provides information on maximum ratings which are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits listed in Recommended Operating Range Table 5 on page 9 or the DC Characteristics table. | Symbol | Rating | Minimum | Maximum | Unit | |----------|---------------------------------------------|------------------|-------------------|------| | NVDD | DC I/O Supply Voltage | -0.3 | 3.3 | ٧ | | QVDD | DC Internal (core = 100 MHz) Supply Voltage | -0.3 | 1.9 | ٧ | | AVDD | DC Analog Supply Voltage | -0.3 | 3.3 | ٧ | | BTRFVDD | DC Bluetooth Supply Voltage | -0.3 | 3.3 | ٧ | | VESD_HBM | ESD immunity with HBM (human body model) | - | 2000 | ٧ | | VESD_MM | ESD immunity with MM (machine model) | - | 100 | ٧ | | ILatchup | Latch-up immunity | _ | 200 | mA | | Test | Storage temperature | -55 | 150 | °C | | Pmax | Power Consumption | 800 <sup>1</sup> | 1300 <sup>2</sup> | mW | Table 4. Maximum Ratings ## 3.2 Recommended Operating Range Table 5 provides the recommended operating ranges for the supply voltages and temperatures. The i.MX processor has multiple pairs of VDD and VSS power supply and return pins. QVDD and QVSS pins are used for internal logic. All other VDD and VSS pins are for the I/O pads voltage supply, and each pair of VDD and VSS provides power to the enclosed I/O pads. This design allows different peripheral supply voltage levels in a system. Because AVDD pins are supply voltages to the analog pads, it is recommended to isolate and noise-filter the AVDD pins from other VDD pins. For more information about I/O pads grouping per VDD, please refer to Table 3 on page 5. Symbol Rating Minimum Maximum Unit TA Operating temperature range MC9328MXSVF10 0 70 °C Table 5. Recommended Operating Range #### MC9328MXS Advance Information, Rev. 0 <sup>1.</sup> A typical application with 30 pads simultaneously switching assumes the GPIO toggling and instruction fetches from the ARM<sup>®</sup> core-that is, 7x GPIO, 15x Data bus, and 8x Address bus. <sup>2.</sup> A worst-case application with 70 pads simultaneously switching assumes the GPIO toggling and instruction fetches from the ARM core-that is, 32x GPIO, 30x Data bus, 8x Address bus. These calculations are based on the core running its heaviest OS application at 100MHz, and where the whole image is running out of SDRAM. QVDD at 1.9V, NVDD and AVDD at 3.3V, therefore, 180mA is the worst measurement recorded in the factory environment, max 5mA is consumed for OSC pads, with each toggle GPIO consuming 4mA. Table 5. Recommended Operating Range (Continued) | Symbol | Rating | Minimum | Maximum | Unit | |----------------|--------------------------------------------------------------------------------|---------|---------|------| | T <sub>A</sub> | Operating temperature range MC9328MXSCVF10 | -40 | 85 | °C | | NVDD | I/O supply voltage (if using SPI, LCD, and USBd which are only 3 V interfaces) | 2.70 | 3.30 | V | | NVDD | I/O supply voltage (if not using the peripherals listed above) | 1.70 | 3.30 | V | | QVDD | Internal supply voltage (Core = 100 MHz) | 1.70 | 1.90 | ٧ | | AVDD | Analog supply voltage | 1.70 | 3.30 | V | ## 3.3 Power Sequence Requirements For required power-up and power-down sequencing, please refer to the "Power-Up Sequence" section of application note AN2537 on the i.MX application processor website. ## 3.4 DC Electrical Characteristics Table 6 contains both maximum and minimum DC characteristics of the i.MX processor. Table 6. Maximum and Minimum DC Characteristics | Number or<br>Symbol | Parameter | Min | Typical M | | Unit | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------|---------|------| | lop | Full running operating current at 1.8V for QVDD, 3.3V for NVDD/AVDD (Core = 96 MHz, System = 96 MHz, driving TFT display panel, and OS with MMU enabled memory system is running on external SDRAM). | - | QVDD at<br>1.8V = 120mA;<br>NVDD+AVDD at<br>3.0V = 30mA | - | mA | | Sidd <sub>1</sub> | Standby current (Core = 100 MHz, QVDD = 1.8V, temp = 25°C) | _ | 25 | - | μА | | Sidd <sub>2</sub> | Standby current (Core = 100 MHz, QVDD = 1.8V, temp = 55°C) | - | 45 | - | μА | | Sidd <sub>3</sub> | Standby current (Core = 100 MHz, QVDD = 1.9V, temp = 25°C) | _ | 35 | - | μА | | Sidd <sub>4</sub> | Standby current (Core = 100 MHz, QVDD = 1.9V, temp = 55°C) | _ | 60 | - | μА | | V <sub>IH</sub> | Input high voltage | 0.7V <sub>DD</sub> | _ | Vdd+0.2 | V | | V <sub>IL</sub> | Input low voltage | _ | _ | 0.4 | V | | V <sub>OH</sub> | Output high voltage (I <sub>OH</sub> = 2.0 mA) | 0.7V <sub>DD</sub> | _ | Vdd | V | | V <sub>OL</sub> | Output low voltage (I <sub>OL</sub> = -2.5 mA) | _ | _ | 0.4 | V | | I <sub>IL</sub> | Input low leakage current (V <sub>IN</sub> = GND, no pull-up or pull-down) | _ | - | ±1 | μΑ | MC9328MXS Advance Information, Rev. 0 Table 6. Maximum and Minimum DC Characteristics (Continued) | Number or<br>Symbol | Parameter | Min | Typical | Max | Unit | |---------------------|----------------------------------------------------------------------------------------|------|---------|-----|------| | lін | Input high leakage current $(V_{IN} = V_{DD}, \text{ no pull-up or pull-down})$ | _ | - | ±1 | μА | | ІОН | Output high current $(V_{OH} = 0.8V_{DD}, V_{DD} = 1.8V)$ | _ | - | 4.0 | mA | | I <sub>OL</sub> | Output low current (V <sub>OL</sub> = 0.4V, V <sub>DD</sub> = 1.8V) | -4.0 | - | - | mA | | loz | Output leakage current (V <sub>out</sub> = V <sub>DD</sub> , output is high impedence) | _ | - | ±5 | μА | | C <sub>i</sub> | Input capacitance | - | _ | 5 | pF | | C <sub>o</sub> | Output capacitance | _ | - | 5 | pF | ### 3.5 AC Electrical Characteristics The AC characteristics consist of output delays, input setup and hold times, and signal skew times. All signals are specified relative to an appropriate edge of other signals. All timing specifications are specified at a system operating frequency from 0 MHz to 96 MHz (core operating frequency 100 MHz) with an operating supply voltage from $V_{DD\,min}$ to $V_{DD\,max}$ under an operating temperature from $T_L$ to $T_H$ . All timing is measured at 30 pF loading. **Table 7. Tristate Signal Timing** | Pin | Parameter | Minimum | Maximum | Unit | |----------|----------------------------------------------------|---------|---------|------| | TRISTATE | Time from TRISTATE activate until I/O becomes Hi-Z | - | 20.8 | ns | Table 8. 32k/16M Oscillator Signal Timing | Parameter | Minimum | RMS | Maximum | Unit | |---------------------------------------------------|---------|-----|---------|------| | EXTAL32k input jitter (peak to peak) | _ | 5 | 20 | ns | | EXTAL32k startup time | 800 | - | _ | ms | | EXTAL16M input jitter (peak to peak) <sup>1</sup> | _ | TBD | TBD | _ | | EXTAL16M startup time <sup>1</sup> | TBD | _ | _ | _ | <sup>1.</sup> The 16 MHz oscillator is not recommended for use in new designs. ### 3.6 Embedded Trace Macrocell All registers in the ETM9 are programmed through a JTAG interface. The interface is an extension of the ARM920T processor's TAP controller, and is assigned scan chain 6. The scan chain consists of a 40-bit shift register comprised of the following: - 32-bit data field - 7-bit address field - A read/write bit The data to be written is scanned into the 32-bit data field, the address of the register into the 7-bit address field, and a 1 into the read/write bit. A register is read by scanning its address into the address field and a 0 into the read/write bit. The 32-bit data field is ignored. A read or a write takes place when the TAP controller enters the UPDATE-DR state. The timing diagram for the ETM9 is shown in Figure 2. See Table 9 for the ETM9 timing parameters used in Figure 2. Figure 2. Trace Port Timing Diagram **Table 9. Trace Port Timing Diagram Parameter Table** | Ref | Parameter | 1.8 ± | 0.1 V | 3.0 ± | 0.3 V | Unit | |-----|-------------------|---------|---------|---------|---------|------| | No. | i arameter | Minimum | Maximum | Minimum | Maximum | Omit | | 1 | CLK frequency | 0 | 85 | 0 | 100 | MHz | | 2a | Clock high time | 1.3 | _ | 2 | _ | ns | | 2b | Clock low time | 3 | _ | 2 | _ | ns | | За | Clock rise time | _ | 4 | _ | 3 | ns | | 3b | Clock fall time | _ | 3 | _ | 3 | ns | | 4a | Output hold time | 2.28 | - | 2 | - | ns | | 4b | Output setup time | 3.42 | _ | 3 | _ | ns | # 3.7 DPLL Timing Specifications Parameters of the DPLL are given in Table 10. In this table, $T_{ref}$ is a reference clock period after the pre-divider and $T_{dck}$ is the output double clock period. Table 10. DPLL Specifications | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |----------------------------------------|-----------------------------------------------------------------------|---------|------------------|---------|--------------------| | Reference clock freq range | Vcc = 1.8V | 5 | - | 100 | MHz | | Pre-divider output clock freq range | Vcc = 1.8V | 5 | - | 30 | MHz | | Double clock freq range | Vcc = 1.8V | 80 | - | 220 | MHz | | Pre-divider factor (PD) | - | 1 | - | 16 | - | | Total multiplication factor (MF) | Includes both integer and fractional parts | 5 | - | 15 | - | | MF integer part | - | 5 | - | 15 | - | | MF numerator | Should be less than the denominator | 0 | _ | 1022 | - | | MF denominator | - | 1 | _ | 1023 | - | | Pre-multiplier lock-in time | - | _ | - | 312.5 | µsес | | Freq lock-in time after full reset | FOL mode for non-integer MF (does not include pre-multi lock-in time) | 250 | 280<br>(56 μs) | 300 | T <sub>ref</sub> | | Freq lock-in time after partial reset | FOL mode for non-integer MF (does not include pre-multi lock-in time) | 220 | 250<br>(50 μs) | 270 | T <sub>ref</sub> | | Phase lock-in time after full reset | FPL mode and integer MF (does not include pre-multi lock-in time) | 300 | 350<br>(70 μs) | 400 | T <sub>ref</sub> | | Phase lock-in time after partial reset | FPL mode and integer MF (does not include pre-multi lock-in time) | 270 | 320<br>(64 μs) | 370 | T <sub>ref</sub> | | Freq jitter (p-p) | - | _ | 0.005<br>(0.01%) | 0.01 | 2•T <sub>dck</sub> | | Phase jitter (p-p) | Integer MF, FPL mode, Vcc=1.8V | _ | 1.0<br>(10%) | 1.5 | ns | | Power supply voltage | - | 1.7 | - | 2.5 | V | | Power dissipation | FOL mode, integer MF,<br>f <sub>dck</sub> = 100 MHz, Vcc = 1.8V | _ | _ | 4 | mW | ### 3.8 Reset Module The timing relationships of the Reset module with the POR and RESET\_IN are shown in Figure 3 and Figure 4. ### NOTE: Be aware that NVDD must ramp up to at least 1.8V before QVDD is powered up to prevent forward biasing. Figure 3. Timing Relationship with POR Figure 4. Timing Relationship with RESET\_IN **Table 11. Reset Module Timing Parameter Table** | Ref | Davameter | 1.8 ± | 1.8 ± 0.1 V | | 0.3 V | Unit | | |-----|------------------------------------------------------------------------------------------------|-------------------|-------------|-------------------|-------|--------------------|--| | No. | Parameter | Min | Max | Min | Max | Onit | | | 1 | Width of input POWER_ON_RESET | note <sup>1</sup> | - | note <sup>1</sup> | _ | - | | | 2 | Width of internal POWER_ON_RESET (CLK32 at 32 kHz) | 300 | 300 | 300 | 300 | ms | | | 3 | 7K to 32K-cycle stretcher for SDRAM reset | 7 | 7 | 7 | 7 | Cycles of<br>CLK32 | | | 4 | 14K to 32K-cycle stretcher for internal system reset HRESERT and output reset at pin RESET_OUT | 14 | 14 | 14 | 14 | Cycles of<br>CLK32 | | | 5 | Width of external hard-reset RESET_IN | 4 | _ | 4 | _ | Cycles of<br>CLK32 | | | 6 | 4K to 32K-cycle qualifier | 4 | 4 | 4 | 4 | Cycles of<br>CLK32 | | <sup>1.</sup> POR width is dependent on the 32 or 32.768 kHz crystal oscillator start-up time. Design margin should allow for crystal tolerance, i.MX chip variations, temperature impact, and supply voltage influence. Through the process of supplying crystals for use with CMOS oscillators, crystal manufacturers have developed a working knowledge of start-up time of their crystals. Typically, start-up times range from 400 ms to 1.2 seconds for this type of crystal. If an external stable clock source (already running) is used instead of a crystal, the width of POR should be ignored in calculating timing for the start-up process. ### 3.9 External Interface Module The External Interface Module (EIM) handles the interface to devices external to the i.MX processor, including the generation of chip-selects for external peripherals and memory. The timing diagram for the EIM is shown in Figure 5, and Table 12 on page 16 defines the parameters of signals. Figure 5. EIM Bus Timing Diagram Table 12. EIM Bus Timing Parameter Table | Ref No. | Parameter | 1.8 ± 0.1 V | | 3.0 ± 0.3 V | | | Unit | | |---------|-------------------------------|-------------|---------|-------------|-----|---------|------|-------| | Her No. | i diametei | Min | Typical | Max | Min | Typical | Max | Oilit | | 1a | Clock fall to address valid | 2.48 | 3.31 | 9.11 | 2.4 | 3.2 | 8.8 | ns | | 1b | Clock fall to address invalid | 1.55 | 2.48 | 5.69 | 1.5 | 2.4 | 5.5 | ns | MC9328MXS Advance Information, Rev. 0 Table 12. EIM Bus Timing Parameter Table (Continued) | Ref No. | Parameter | | 1.8 ± 0.1 V | , | | 3.0 ± 0.3 V | | Unit | |---------|-------------------------------------------------------|------|-------------|------|------|-------------|-----|------| | Rei No. | Parameter | Min | Typical | Max | Min | Typical | Max | Onit | | 2a | Clock fall to chip-select valid | 2.69 | 3.31 | 7.87 | 2.6 | 3.2 | 7.6 | ns | | 2b | Clock fall to chip-select invalid | 1.55 | 2.48 | 6.31 | 1.5 | 2.4 | 6.1 | ns | | 3a | Clock fall to Read (Write) Valid | 1.35 | 2.79 | 6.52 | 1.3 | 2.7 | 6.3 | ns | | 3b | Clock fall to Read (Write) Invalid | 1.86 | 2.59 | 6.11 | 1.8 | 2.5 | 5.9 | ns | | 4a | Clock <sup>1</sup> rise to Output Enable Valid | 2.32 | 2.62 | 6.85 | 2.3 | 2.6 | 6.8 | ns | | 4b | Clock <sup>1</sup> rise to Output Enable Invalid | 2.11 | 2.52 | 6.55 | 2.1 | 2.5 | 6.5 | ns | | 4c | Clock <sup>1</sup> fall to Output Enable Valid | 2.38 | 2.69 | 7.04 | 2.3 | 2.6 | 6.8 | ns | | 4d | Clock <sup>1</sup> fall to Output Enable Invalid | 2.17 | 2.59 | 6.73 | 2.1 | 2.5 | 6.5 | ns | | 5a | Clock <sup>1</sup> rise to Enable Bytes Valid | 1.91 | 2.52 | 5.54 | 1.9 | 2.5 | 5.5 | ns | | 5b | Clock <sup>1</sup> rise to Enable Bytes Invalid | 1.81 | 2.42 | 5.24 | 1.8 | 2.4 | 5.2 | ns | | 5c | Clock <sup>1</sup> fall to Enable Bytes Valid | 1.97 | 2.59 | 5.69 | 1.9 | 2.5 | 5.5 | ns | | 5d | Clock <sup>1</sup> fall to Enable Bytes Invalid | 1.76 | 2.48 | 5.38 | 1.7 | 2.4 | 5.2 | ns | | 6a | Clock <sup>1</sup> fall to Load Burst Address Valid | 2.07 | 2.79 | 6.73 | 2.0 | 2.7 | 6.5 | ns | | 6b | Clock <sup>1</sup> fall to Load Burst Address Invalid | 1.97 | 2.79 | 6.83 | 1.9 | 2.7 | 6.6 | ns | | 6c | Clock <sup>1</sup> rise to Load Burst Address Invalid | 1.91 | 2.62 | 6.45 | 1.9 | 2.6 | 6.4 | ns | | 7a | Clock <sup>1</sup> rise to Burst Clock rise | 1.61 | 2.62 | 5.64 | 1.6 | 2.6 | 5.6 | ns | | 7b | Clock <sup>1</sup> rise to Burst Clock fall | 1.61 | 2.62 | 5.84 | 1.6 | 2.6 | 5.8 | ns | | 7c | Clock <sup>1</sup> fall to Burst Clock rise | 1.55 | 2.48 | 5.59 | 1.5 | 2.4 | 5.4 | ns | | 7d | Clock <sup>1</sup> fall to Burst Clock fall | 1.55 | 2.59 | 5.80 | 1.5 | 2.5 | 5.6 | ns | | 8a | Read Data setup time | 5.54 | _ | _ | 5.5 | _ | _ | ns | | 8b | Read Data hold time | 0 | - | - | 0 | _ | - | ns | | 9a | Clock <sup>1</sup> rise to Write Data Valid | 1.81 | 2.72 | 6.85 | 1.8 | 2.7 | 6.8 | ns | | 9b | Clock <sup>1</sup> fall to Write Data Invalid | 1.45 | 2.48 | 5.69 | 1.4 | 2.4 | 5.5 | ns | | 9c | Clock <sup>1</sup> rise to Write Data Invalid | 1.63 | - | _ | 1.62 | - | - | ns | | 10a | DTACK setup time | 2.52 | _ | _ | 2.5 | _ | _ | ns | <sup>1.</sup> Clock refers to the system clock signal, HCLK, generated from the System DPLL ## 3.9.1 DTACK Signal Description The $\overline{DTACK}$ signal is the external input data acknowledge signal. When using the external $\overline{DTACK}$ signal as a data acknowledge signal, the bus time-out monitor generates a bus error when a bus cycle is not terminated by the external $\overline{DTACK}$ signal after 1022 HCLK counts have elapsed. Only the CS5 group supports DTACK signal function when the external DTACK signal is used for data acknowledgement. ## 3.9.2 DTACK Signal Timing Figure 6 through Figure 9 show the access cycle timing used by chip-select 5. The signal values and units of measure for this figure are found in the associated tables. ### 3.9.2.1 DTACK Read Cycle without DMA Figure 6. DTACK Read Cycle without DMA Table 13. Read Cycle without DMA: WSC = 1111111, DTACK\_SEL=0, HCLK=96MHz | Neverleau | Chave staviatio | 3.0 ± 0 | l lmi4 | | |-----------|-----------------------------------|------------|-----------|--------| | Number | Characteristic | Minimum | Maximum | - Unit | | 1 | OE and EB assertion time | See note 3 | _ | ns | | 2 | CS5 pulse width | 3T | - | ns | | 3 | OE negated to address inactive | 46.39 | - | ns | | 4 | DTACK asserted after CS5 asserted | - | 1019T | ns | | 5 | DTACK asserted to OE negated | 3T+1.83 | 4T+6.6 | ns | | 6 | Data hold timing after OE negated | 0 | - | ns | | 7 | Data ready after DTACK asserted | 0 | Т | ns | | 8 | OE negated to CS negated | 0.5T-0.68 | 0.5T-0.06 | ns | | 9 | OE negated after EB negated | 0.06 | 0.18 | ns | | 10 | DTACK pulse width | 1T | 3T | ns | #### Note - 1. DTACK asserted means DTACK becomes low level. - 2. T is the system clock period. (For 96 MHz system clock, T=10.42 ns) - 3. OE and EB assertion time is programmable by OEA bit in CS5L register. EB assertion in read cycle will occur only when EBC bit in CS5L register is clear. - 4. Address becomes valid and $\overline{\text{CS}}$ asserts at the start of read access cycle. - 5. The external DTACK input requirement is eliminated when CS5 is programmed to use internal wait state. ### 3.9.2.2 DTACK Read Cycle DMA Enabled Figure 7. DTACK Read Cycle DMA Enabled Table 14. Read Cycle DMA Enabled: WSC = 111111, DTACK\_SEL=0, HCLK=96MHz | Number | Characteristic | 3.0 ± | 11 | | |--------|------------------------------------|------------|-----------|--------| | Number | Characteristic | Minimum | Maximum | - Unit | | 1 | OE and EB assertion time | See note 3 | - | ns | | 2 | CS pulse width | 3T | - | ns | | 3 | OE negated before CS5 is negated | 0.5T-0.68 | 0.5T-0.06 | ns | | 4 | Address inactive before CS negated | _ | 0.3 | ns | | 5 | DTACK asserted after CS5 asserted | _ | 1019T | ns | | 6 | DTACK asserted to OE negated | 3T+1.83 | 4T+6.6 | ns | | 7 | Data hold timing after OE negated | 0 | - | ns | | 8 | Data ready after DTACK is asserted | _ | Т | ns | | 9 | CS deactive to next CS active | Т | - | ns | | 10 | OE negate after EB negate | 0.06 | 0.18 | ns | | 11 | DTACK pulse width | 1T | 3T | ns | #### Note: - 1. DTACK asserted means DTACK becomes low level. - 2. T is the system clock period. (For 96 MHz system clock, T=10.42 ns) - 3. $\overline{\text{OE}}$ and $\overline{\text{EB}}$ assertion time is programmable by OEA bit in CS5L register. $\overline{\text{EB}}$ assertion in read cycle will occur only when EBC bit in CS5L register is clear. - 4. Address becomes valid and CS asserts at the start of read access cycle. - 5. The external DTACK input requirement is eliminated when CS5 is programmed to use internal wait state. MC9328MXS Advance Information, Rev. 0 ## 3.9.2.3 DTACK Write Cycle without DMA Figure 8. DTACK Write Cycle without DMA Table 15. Write Cycle without DMA: WSC = 111111, DTACK\_SEL=0, HCLK=96MHz | Number | Characteristic | 3.0 ± | Unit | | |--------|-----------------------------------|------------|----------|------| | Number | Characteristic | Minimum | Maximum | Unit | | 1 | CS5 assertion time | See note 3 | - | ns | | 2 | EB assertion time | See note 3 | - | ns | | 3 | CS5 pulse width | 3T | - | ns | | 4 | RW negated before CS5 is negated | 1.5T-2.44 | 1.5T-0.8 | ns | | 5 | RW negated to address inactive | 57.31 | - | ns | | 6 | DTACK asserted after CS5 asserted | - | 1019T | ns | | 7 | DTACK asserted to RW negated | 2T+2.37 | 3T+6.6 | ns | | 8 | Data hold timing after RW negated | 1.5T-3.99 | - | ns | | 9 | Data ready after CS5 is asserted | _ | Т | ns | | 10 | EB negated after CS5 is negated | 0.5T | 0.5T+0.5 | ns | | 11 | DTACK pulse width | 1T | 3T | ns | #### Note: - 1. DTACK asserted means DTACK becomes low level. - 2. T is the system clock period. (For 96 MHz system clock, T=10.42 ns) - 3. CS5 assertion can be controlled by CSA bits. EB assertion can also be programmed by WEA bits in the CS5L register. - 4. Address becomes valid and $\overline{RW}$ asserts at the start of write access cycle. - 5. The external DTACK input requirement is eliminated when CS5 is programmed to use internal wait state. ## 3.9.2.4 DTACK Write Cycle DMA Enabled Figure 9. DTACK Write Cycle DMA Enabled Table 16. Write Cycle DMA Enabled: WSC = 111111, DTACK\_SEL=0, HCLK=96MHz | Number | Charactaristic | 3.0 ± | l leit | | |--------|-----------------------------------|------------|----------|------| | Number | Characteristic | Minimum | Maximum | Unit | | 1 | CS5 assertion time | See note 3 | - | ns | | 2 | EB assertion time | See note 3 | _ | ns | | 3 | CS5 pulse width | 3T | _ | ns | | 4 | RW negated before CS5 is negated | 1.5T-2.44 | 1.5T-0.8 | ns | | 5 | Address inactive after CS negated | _ | 0.3 | ns | | 6 | DTACK asserted after CS5 asserted | _ | 1019T | ns | | 7 | DTACK asserted to RW negated | 2T+2.37 | 3T+6.6 | ns | | 8 | Data hold timing after RW negated | 1.5T-3.99 | _ | ns | | 9 | Data ready after CS5 is asserted | _ | Т | ns | | 10 | CS deactive to next CS active | Т | _ | ns | | 11 | EB negate after CS negate | 0.5T | 0.5T+0.5 | ns | | 12 | DTACK pulse width | 1T | 3Т | ns | #### Note - 1. DTACK asserted means DTACK becomes low level. - 2. T is the system clock period. (For 96 MHz system clock, T=10.42 ns) - 3. CS5 assertion can be controlled by CSA bits. EB assertion also can be programmed by WEA bits in the CS5L register. - 4. Address becomes valid and $\overline{RW}$ asserts at the start of write access cycle. - 5.The external DTACK input requirement is eliminated when CS5 is programmed to use internal wait state. MC9328MXS Advance Information, Rev. 0 ### 3.9.2.5 WAIT Read Cycle without DMA Figure 10. WAIT Read Cycle without DMA Table 17. WAIT Read Cycle without DMA: WSC = 1111111, DTACK\_SEL=1, HCLK=96MHz | Neumalaau | Characteristic | 3.0 ± 0 | l l mia | | |-----------|-----------------------------------|------------|-----------|------| | Number | Characteristic | Minimum | Maximum | Unit | | 1 | OE and EB assertion time | See note 2 | _ | ns | | 2 | CS5 pulse width | 3T | _ | ns | | 3 | OE negated to address inactive | 56.81 | 57.28 | ns | | 4 | Wait asserted after OE asserted | - | 1020T | ns | | 5 | Wait asserted to OE negated | 2T+1.57 | 3T+7.33 | ns | | 6 | Data hold timing after OE negated | T-1.49 | - | ns | | 7 | Data ready after wait asserted | 0 | Т | ns | | 8 | OE negated to CS negated | 1.5T-0.68 | 1.5T-0.06 | ns | | 9 | OE negated after EB negated | 0.06 | 0.18 | ns | | 10 | Become low after CS5 asserted | 0 | 1019T | ns | | 11 | Wait pulse width | 1T | 1020T | ns | #### Note: - 1. T is the system clock period. (For 96 MHz system clock, T=10.42 ns) - 2. OE and EB assertion time is programmable by OEA bit in CS5L register. EB assertion in read cycle will occur only when EBC bit in CS5L register is clear. - 3. Address becomes valid and $\overline{\text{CS}}$ asserts at the start of read access cycle. - 4. The external wait input requirement is eliminated when $\overline{\text{CS5}}$ is programmed to use internal wait state. ### 3.9.2.6 WAIT Read Cycle DMA Enabled Figure 11. WAIT Read Cycle DMA Enabled Table 18. WAIT Read Cycle DMA Enabled: WSC = 111111, DTACK\_SEL=1, HCLK=96MHz | Nemakan | Chamatariatia | 3.0 ± | 0.3 V | l l mit | |---------|-------------------------------------|------------|-----------|---------| | Number | Characteristic | Minimum | Maximum | - Unit | | 1 | OE and EB assertion time | See note 2 | _ | ns | | 2 | CS pulse width | 3T | - | ns | | 3 | OE negated before CS5 is negated | 1.5T-0.68 | 1.5T-0.06 | ns | | 4 | Address inactived before CS negated | _ | 0.05 | ns | | 5 | Wait asserted after CS5 asserted | _ | 1020T | ns | | 6 | Wait asserted to OE negated | 2T+1.57 | 3T+7.33 | ns | | 7 | Data hold timing after OE negated | T-1.49 | _ | ns | | 8 | Data ready after wait is asserted | - | Т | ns | | 9 | CS deactive to next CS active | Т | | ns | | 10 | OE negate after EB negate | 0.06 | 0.18 | ns | | 11 | Wait becomes low after CS5 asserted | 0 | 1019T | ns | | 12 | Wait pulse width | 1T | 1020T | ns | #### Note - 1. T is the system clock period. (For 96 MHz system clock, T=10.42 ns) - 2. OE and EB assertion time is programmable by OEA bit in CS5L register. EB assertion in read cycle will occur only when EBC bit in CS5L register is clear. - 3. Address becomes valid and CS asserts at the start of read access cycle. - 4. The external wait input requirement is eliminated when $\overline{CS5}$ is programmed to use internal wait state. MC9328MXS Advance Information, Rev. 0 ### 3.9.2.7 WAIT Write Cycle without DMA Figure 12. WAIT Write Cycle without DMA Table 19. WAIT Write Cycle without DMA: WSC = 111111, DTACK\_SEL=1, HCLK=96MHz | Number | Characteristic | 3.0 ± | I I mid | | |--------|-------------------------------------|------------|-----------|------| | Number | Characteristic | Minimum | Maximum | Unit | | 1 | CS5 assertion time | See note 2 | _ | ns | | 2 | EB assertion time | See note 2 | _ | ns | | 3 | CS5 pulse width | 3T | _ | ns | | 4 | RW negated before CS5 is negated | 2.5T-3.63 | 2.5T-1.16 | ns | | 5 | RW negated to Address inactive | 64.22 | _ | ns | | 6 | Wait asserted after CS5 asserted | - | 1020T | ns | | 7 | Wait asserted to RW negated | T+2.66 | 2T+7.96 | ns | | 8 | Data hold timing after RW negated | 2T+0.03 | - | ns | | 9 | Data ready after CS5 is asserted | - | Т | ns | | 10 | EB negated after CS5 is negated | 0.5T | 0.5T+0.5 | ns | | 11 | Wait becomes low after CS5 asserted | 0 | 1019T | ns | | 12 | Wait pulse width | 1T | 1020T | ns | #### Note - 1. T is the system clock period. (For 96 MHz system clock, T=10.42 ns) - 2. CS5 assertion can be controlled by CSA bits. EB assertion can also be programable by WEA bits in CS5L register. - 3. Address becomes valid and $\overline{RW}$ asserts at the start of write access cycle. - 4. The external wait input requirement is eliminated when $\overline{\text{CS5}}$ is programmed to use internal wait state. ### 3.9.2.8 WAIT Write Cycle DMA Enabled Figure 13. WAIT Write Cycle DMA Enabled Table 20. WAIT Write Cycle DMA Enabled: WSC = 111111, DTACK\_SEL=1, HCLK=96MHz | Number | Characteristic | 3.0 ± 0.3 V | | Unit | |--------|-------------------------------------|-------------|-----------|--------| | | | Minimum | Maximum | - Unit | | 1 | CS5 assertion time | See note 2 | _ | ns | | 2 | EB assertion time | See note 2 | _ | ns | | 3 | CS5 pulse width | 3T | _ | ns | | 4 | RW negated before CS5 is negated | 2.5T-3.63 | 2.5T-1.16 | ns | | 5 | Address inactived after CS negated | - | 0.09 | ns | | 6 | Wait asserted after CS5 asserted | - | 1020T | ns | | 7 | Wait asserted to RW negated | T+2.66 | 2T+7.96 | ns | | 8 | Data hold timing after RW negated | 2T+0.03 | _ | ns | | 9 | Data ready after CS5 is asserted | - | Т | ns | | 10 | CS deactive to next CS active | Т | _ | ns | | 11 | EB negate after CS negate | 0.5T | 0.5T+0.5 | | | 12 | Wait becomes low after CS5 asserted | 0 | 1019T | ns | | 13 | Wait pulse width | 1T | 1020T | ns | #### Note: - 1. T is the system clock period. (For 96 MHz system clock, T=10.42 ns) - 2. CS5 assertion can be controlled by CSA bits. EB assertion also can be programable by WEA bits in CS5L register. - 3. Address becomes valid and $\overline{RW}$ asserts at the start of $\underline{write}$ access cycle. - 4.The external wait input requirement is eliminated when $\overline{\text{CS5}}$ is programmed to use internal wait state. MC9328MXS Advance Information, Rev. 0 ## 3.9.3 EIM External Bus Timing The following timing diagrams show the timing of accesses to memory or a peripheral. Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 14. WSC = 1, A.HALF/E.HALF Figure 15. WSC = 1, WEA = 1, WEN = 1, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 16. WSC = 1, OEA = 1, A.WORD/E.HALF Figure 17. WSC = 1, WEA = 1, WEN = 2, A.WORD/E.HALF Figure 18. WSC = 3, OEA = 2, A.WORD/E.HALF Figure 19. WSC = 3, WEA = 1, WEN = 3, A.WORD/E.HALF toto 2. 230 = 2ndsio 3yto control sit (sit 11) on the chip colost control riogisto Figure 20. WSC = 3, OEA = 4, A.WORD/E.HALF Figure 21. WSC = 3, WEA = 2, WEN = 3, A.WORD/E.HALF Figure 22. WSC = 3, OEN = 2, A.WORD/E.HALF Figure 23. WSC = 3, OEA = 2, OEN = 2, A.WORD/E.HALF Figure 24. WSC = 2, WWS = 1, WEA = 1, WEN = 2, A.WORD/E.HALF Figure 25. WSC = 1, WWS = 2, WEA = 1, WEN = 2, A.WORD/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 26. WSC = 2, WWS = 2, WEA = 1, WEN = 2, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 27. WSC = 2, WWS = 1, WEA = 1, WEN = 2, EDC = 1, A.HALF/E.HALF Figure 28. WSC = 2, CSA = 1, WWS = 1, A.WORD/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 29. WSC = 3, CSA = 1, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 30. WSC = 2, OEA = 2, CNC = 3, BCM = 1, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 31. WSC = 2, OEA = 2, WEA = 1, WEN = 2, CNC = 3, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 32. WSC = 3, SYNC = 1, A.HALF/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 33. WSC = 2, SYNC = 1, DOL = [1/0], A.WORD/E.WORD Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 34. WSC = 2, SYNC = 1, DOL = [1/0], A.WORD/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 35. WSC = 7, OEA = 8, SYNC = 1, DOL = 1, BCD = 1, BCS = 2, A.WORD/E.HALF Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register Figure 36. WSC = 7, OEA = 8, SYNC = 1, DOL = 1, BCD = 1, BCS = 1, A.WORD/E.HALF ## 3.9.4 Non-TFT Panel Timing Figure 37. Non-TFT Panel Timing Table 21. Non TFT Panel Timing Diagram | Symbol | Parameter | Allowed Register Minimum<br>Value | | | |--------|--------------------|-----------------------------------|------------|------| | T1 | HSYN to VSYN delay | 0 | HWAIT2+2 | Tpix | | T2 | HSYN pulse width | 0 | HWIDTH+1 | Tpix | | Т3 | VSYN to SCLK | _ | 0<= T3<=Ts | _ | | T4 | SCLK to HSYN | 0 | HWAIT1+1 | Tpix | - VSYN, HSYN and SCLK can be programmed as active high or active low. In the above timing diagram, all these 3 signals are active high. - Ts is the shift clock period. - Ts = Tpix \* (panel data bus width). - Tpix is the pixel clock period which equals LCDC CLK period \* (PCD + 1). - Maximum frequency of LCDC CLK is 48 MHz, which is controlled by Peripheral Clock Divider Register. - Maximum frequency of SCLK is HCLK / 5, otherwise LD output will be wrong. ## 3.10 SPI Timing Diagrams To use the internal transmit (TX) and receive (RX) data FIFOs when the SPI module is configured as a master, two control signals are used for data transfer rate control: the $\overline{SS}$ signal (output) and the $\overline{SPI}$ \_RDY signal (input). The SPI1 Sample Period Control Register (PERIODREG1) can also be programmed to a fixed data transfer rate. When the SPI module is configured as a slave, the user can configure the SPI1 Control Register (CONTROLREG1) to match the external SPI master's timing. In this configuration, $\overline{SS}$ becomes an input signal, and is used to latch data into or load data out to the internal data shift registers, as well as to increment the data FIFO. Figure 38 through Figure 42 show the timing relationship of the master SPI using different triggering mechanisms. Figure 38. Master SPI Timing Diagram Using SPI\_RDY Edge Trigger Figure 39. Master SPI Timing Diagram Using SPI RDY Level Trigger Figure 40. Master SPI Timing Diagram Ignore SPI\_RDY Level Trigger Figure 41. Slave SPI Timing Diagram FIFO Advanced by BIT COUNT Figure 42. Slave SPI Timing Diagram FIFO Advanced by SS Rising Edge Table 22. Timing Parameter Table for Figure 38 through Figure 42 | | | | ).3 V | | |---------|----------------------------------|---------------------------|---------|------| | Ref No. | Parameter | Minimum | Maximum | Unit | | 1 | SPI_RDY to SS output low | 2T <sup>1</sup> | - | ns | | 2 | SS output low to first SCLK edge | 3 • Tsclk <sup>2</sup> | - | ns | | 3 | Last SCLK edge to SS output high | 2 • Tsclk | - | ns | | 4 | SS output high to SPI_RDY low | 0 | - | ns | | 5 | SS output pulse width | Tsclk + WAIT <sup>3</sup> | | ns | | 6 | SS input low to first SCLK edge | Т | - | ns | | 7 | SS input pulse width | Т | - | ns | - 1. T = CSPI system clock period (PERCLK2). - 2. Tsclk = Period of SCLK. - 3. WAIT = Number of bit clocks (SCLK) or 32.768 kHz clocks per Sample Period Control Register. ### 3.11 LCD Controller This section includes timing diagrams for the LCD controller. For detailed timing diagrams of the LCD controller with various display configurations, refer to the LCD controller chapter of the *i.MX Reference Manual*. Figure 43. SCLK to LD Timing Diagram Table 23. LCDC SCLK Timing Parameter Table | Ref | | 3.0 ± | $3.0 \pm 0.3 \text{ V}$ | | | | |-----|------------------|---------|-------------------------|------|--|--| | No. | Parameter | Minimum | Maximum | Unit | | | | 1 | SCLK to LD valid | - | 2 | ns | | | MC9328MXS Advance Information, Rev. 0 Figure 44. 4/8/16 Bit/Pixel TFT Color Mode Panel Timing Table 24. 4/8/16 Bit/Pixel TFT Color Mode Panel Timing | Symbol | Description | Minimum | Corresponding Register Value | Unit | |--------|---------------------------------------------------------|-----------------|------------------------------|------| | T1 | End of OE to beginning of VSYN | T5+T6<br>+T7+T9 | (VWAIT1·T2)+T5+T6+T7+T9 | Ts | | T2 | HSYN period | XMAX+5 | XMAX+T5+T6+T7+T9+T10 | Ts | | Т3 | VSYN pulse width | T2 | VWIDTH-(T2) | Ts | | T4 | End of VSYN to beginning of OE | 2 | VWAIT2·(T2) | Ts | | T5 | HSYN pulse width | 1 | HWIDTH+1 | Ts | | T6 | End of HSYN to beginning to T9 | 1 | HWAIT2+1 | Ts | | T7 | End of OE to beginning of HSYN | 1 | HWAIT1+1 | Ts | | T8 | SCLK to valid LD data | -3 | 3 | ns | | Т9 | End of HSYN idle2 to VSYN edge (for non-display region) | 2 | 2 | Ts | | Т9 | End of HSYN idle2 to VSYN edge (for Display region) | 1 | 1 | Ts | ### Table 24. 4/8/16 Bit/Pixel TFT Color Mode Panel Timing (Continued) | Symbol | Description | Minimum | Corresponding Register Value | Unit | |--------|-----------------------------------------------|---------|------------------------------|------| | T10 | VSYN to OE active (Sharp = 0) when VWAIT2 = 0 | 1 | 1 | Ts | | T10 | VSYN to OE active (Sharp = 1) when VWAIT2 = 0 | 2 | 2 | Ts | ### Note: - Ts is the SCLK period which equals LCDC\_CLK / (PCD + 1). Normally LCDC\_CLK = 15ns. - VSYN, HSYN and OE can be programmed as active high or active low. In Figure 44, all 3 signals are active low. - The polarity of SCLK and LD[15:0] can also be programmed. - SCLK can be programmed to be deactivated during the VSYN pulse or the OE deasserted period. In Figure 44, SCLK is always active. - For T9 non-display region, VSYN is non-active. It is used as an reference. - XMAX is defined in pixels. ### 3.12 Pulse-Width Modulator The PWM can be programmed to select one of two clock signals as its source frequency. The selected clock signal is passed through a divider and a prescaler before being input to the counter. The output is available at the pulsewidth modulator output (PWMO) external pin. Its timing diagram is shown in Figure 45 and the parameters are listed in Table 25. Figure 45. PWM Output Timing Diagram **Table 25. PWM Output Timing Parameter Table** | Ref<br>No. | Parameter | 1.8 ± | 1.8 ± 0.1 V | | 3.0 ± 0.3 V | | | |------------|-----------------------------------|---------|-------------|---------|-------------|------|--| | | Farameter | Minimum | Maximum | Minimum | Maximum | Unit | | | 1 | System CLK frequency <sup>1</sup> | 0 | 87 | 0 | 100 | MHz | | | 2a | Clock high time <sup>1</sup> | 3.3 | - | 5/10 | - | ns | | | 2b | Clock low time <sup>1</sup> | 7.5 | - | 5/10 | - | ns | | | 3a | Clock fall time <sup>1</sup> | _ | 5 | _ | 5/10 | ns | | | 3b | Clock rise time <sup>1</sup> | _ | 6.67 | _ | 5/10 | ns | | | 4a | Output delay time <sup>1</sup> | 5.7 | _ | 5 | _ | ns | | | 4b | Output setup time <sup>1</sup> | 5.7 | - | 5 | _ | ns | | <sup>1.</sup> $C_L$ of PWMO = 30 pF ## 3.13 SDRAM Controller This section shows timing diagrams and parameters associated with the SDRAM (synchronous dynamic random access memory) Controller. Figure 46. SDRAM Read Cycle Timing Diagram **Table 26. SDRAM Read Timing Parameter Table** | Ref<br>No. | Parameter | 1.8 ± | 0.1 V | 3.0 ± | Unit | | |------------|----------------------------------|---------|---------|---------|---------|-------| | | r ai ainetei | Minimum | Maximum | Minimum | Maximum | Oilit | | 1 | SDRAM clock high-level width | 2.67 | _ | 4 | _ | ns | | 2 | SDRAM clock low-level width | 6 | _ | 4 | _ | ns | | 3 | SDRAM clock cycle time | 11.4 | _ | 10 | _ | ns | | 3S | CS, RAS, CAS, WE, DQM setup time | 3.42 | _ | 3 | _ | ns | | ЗН | CS, RAS, CAS, WE, DQM hold time | 2.28 | _ | 2 | _ | ns | MC9328MXS Advance Information, Rev. 0 Table 26. SDRAM Read Timing Parameter Table (Continued) | Ref | Parameter | 1.8 ± | 0.1 V | 3.0 ± | Unit | | |-----|----------------------------------------------|--------------------|---------|--------------------|---------|-------| | No. | ratametei | Minimum | Maximum | Minimum | Maximum | Oilit | | 4S | Address setup time | 3.42 | - | 3 | _ | ns | | 4H | Address hold time | 2.28 | - | 2 | _ | ns | | 5 | SDRAM access time (CL = 3) | _ | 6.84 | _ | 6 | ns | | 5 | SDRAM access time (CL = 2) | _ | 6.84 | _ | 6 | ns | | 5 | SDRAM access time (CL = 1) | _ | 22 | _ | 22 | ns | | 6 | Data out hold time | 2.85 | - | 2.5 | _ | ns | | 7 | Data out high-impedance time (CL = 3) | _ | 6.84 | _ | 6 | ns | | 7 | Data out high-impedance time (CL = 2) | - | 6.84 | _ | 6 | ns | | 7 | Data out high-impedance time (CL = 1) | - | 22 | - | 22 | ns | | 8 | Active to read/write command period (RC = 1) | t <sub>RCD</sub> 1 | _ | t <sub>RCD</sub> 1 | _ | ns | <sup>1.</sup> $t_{RCD} = SDRAM$ clock cycle time. This settings can be found in the *i.MX reference manual*. Figure 47. SDRAM Write Cycle Timing Diagram **Table 27. SDRAM Write Timing Parameter Table** | Ref | Parameter | 1.8 ± 0.1 V | | 3.0 ± | Unit | | |-----|-------------------------------------|-------------------------------|---------|-------------------------------|---------|-------| | No. | i diametei | Minimum | Maximum | Minimum | Maximum | Oilit | | 1 | SDRAM clock high-level width | 2.67 | _ | 4 | _ | ns | | 2 | SDRAM clock low-level width | 6 | _ | 4 | _ | ns | | 3 | SDRAM clock cycle time | 11.4 | _ | 10 | _ | ns | | 4 | Address setup time | 3.42 | _ | 3 | _ | ns | | 5 | Address hold time | 2.28 | _ | 2 | _ | ns | | 6 | Precharge cycle period <sup>1</sup> | t <sub>RP</sub> <sup>2</sup> | - | t <sub>RP</sub> <sup>2</sup> | - | ns | | 7 | Active to read/write command delay | t <sub>RCD</sub> <sup>2</sup> | _ | t <sub>RCD</sub> <sup>2</sup> | _ | ns | MC9328MXS Advance Information, Rev. 0 Table 27. SDRAM Write Timing Parameter Table (Continued) | Ref Parameter | Parameter | 1.8 ± | 0.1 V | 3.0 ± | 0.3 V | Unit | |---------------|-----------------|---------|---------|---------|---------|------| | No. | No. | Minimum | Maximum | Minimum | Maximum | Onic | | 8 | Data setup time | 4.0 | _ | 2 | _ | ns | | 9 | Data hold time | 2.28 | _ | 2 | _ | ns | - 1. Precharge cycle timing is included in the write timing diagram. - 2. $t_{RP}$ and $t_{RCD}$ = SDRAM clock cycle time. These settings can be found in the *i.MX reference manual*. Figure 48. SDRAM Refresh Timing Diagram **Table 28. SDRAM Refresh Timing Parameter Table** | Ref Parameter | | 1.8 ± 0.1 V | | 3.0 ± 0.3 V | | Unit | |---------------|------------------------------|-------------|---------|-------------|---------|-------| | No. | No. | Minimum | Maximum | Minimum | Maximum | Offic | | 1 | SDRAM clock high-level width | 2.67 | _ | 4 | - | ns | | 2 | SDRAM clock low-level width | 6 | _ | 4 | - | ns | ### MC9328MXS Advance Information, Rev. 0 Table 28. SDRAM Refresh Timing Parameter Table (Continued) | Ref | Parameter | 1.8 ± 0.1 V | | 3.0 ± | Unit | | |-----|-------------------------------|-------------------|---------|-------------------|---------|-------| | No. | No. | Minimum | Maximum | Minimum | Maximum | Oille | | 3 | SDRAM clock cycle time | 11.4 | _ | 10 | _ | ns | | 4 | Address setup time | 3.42 | _ | 3 | _ | ns | | 5 | Address hold time | 2.28 | _ | 2 | _ | ns | | 6 | Precharge cycle period | t <sub>RP</sub> 1 | _ | t <sub>RP</sub> 1 | _ | ns | | 7 | Auto precharge command period | t <sub>RC</sub> 1 | - | t <sub>RC</sub> 1 | - | ns | 1. $t_{RP}$ and $t_{RC}$ = SDRAM clock cycle time. These settings can be found in the *i.MX reference manual*. Figure 49. SDRAM Self-Refresh Cycle Timing Diagram ### 3.14 USB Device Port Four types of data transfer modes exist for the USB module: control transfers, bulk transfers, isochronous transfers, and interrupt transfers. From the perspective of the USB module, the interrupt transfer type is identical to the bulk data transfer mode, and no additional hardware is supplied to support it. This section covers the transfer modes and how they work from the ground up. Data moves across the USB in packets. Groups of packets are combined to form data transfers. The same packet transfer mechanism applies to bulk, interrupt, and control transfers. Isochronous data is also moved in the form of packets, however, because isochronous pipes are given a fixed portion of the USB bandwidth at all times, there is no end-of-transfer. Figure 50. USB Device Timing Diagram for Data Transfer to USB Transceiver (TX) Table 29. USB Device Timing Parameters for Data Transfer to USB Transceiver (TX) | Ref<br>No. | Parameter | 3.0 ± | Unit | | |------------|----------------------------------------------------------------------------|---------|---------|-------| | | r at attreter | Minimum | Maximum | Oilit | | 1 | t <sub>ROE_VPO</sub> ; USBD_ROE active to USBD_VPO low | 83.14 | 83.47 | ns | | 2 | t <sub>ROE_VMO</sub> ; USBD_ROE active to USBD_VMO high | 81.55 | 81.98 | ns | | 3 | t <sub>VPO_ROE</sub> ; USBD_VPO high to USBD_ROE deactivated | 83.54 | 83.80 | ns | | 4 | t <sub>VMO_ROE</sub> ; USBD_VMO low to USBD_ROE deactivated (includes SE0) | 248.90 | 249.13 | ns | | 5 | t <sub>FEOPT</sub> ; SE0 interval of EOP | 160.00 | 175.00 | ns | | 6 | t <sub>PERIOD</sub> ; Data transfer rate | 11.97 | 12.03 | Mb/s | Figure 51. USB Device Timing Diagram for Data Transfer from USB Transceiver (RX) Table 30. USB Device Timing Parameter Table for Data Transfer from USB Transceiver (RX) | Ref No. | Parameter | 3.0 ± | Unit | | |---------|---------------------------------------------------|---------|---------|--------| | ner No. | i diameter | Minimum | Maximum | O.I.I. | | 1 | t <sub>FEOPR</sub> ; Receiver SE0 interval of EOP | 82 | _ | ns | ## 3.15 I<sup>2</sup>C Module The I<sup>2</sup>C communication protocol consists of seven elements: START, Data Source/Recipient, Data Direction, Slave Acknowledge, Data, Data Acknowledge, and STOP. Figure 52. Definition of Bus Timing for I<sup>2</sup>C Table 31. I<sup>2</sup>C Bus Timing Parameter Table | Ref No. | Parameter | 1.8 ± | 0.1 V | 3.0 ± | Unit | | |---------|--------------------------------------|---------|---------|---------|---------|-------| | | r al allietei | Minimum | Maximum | Minimum | Maximum | Oilit | | 1 | Hold time (repeated) START condition | 182 | _ | 160 | _ | ns | | 2 | Data hold time | 0 | 171 | 0 | 150 | ns | | 3 | Data setup time | 11.4 | _ | 10 | _ | ns | | 4 | HIGH period of the SCL clock | 80 | _ | 120 | _ | ns | | 5 | LOW period of the SCL clock | 480 | _ | 320 | _ | ns | | 6 | Setup time for STOP condition | 182.4 | _ | 160 | _ | ns | ## 3.16 Synchronous Serial Interface The transmit and receive sections of the SSI can be synchronous or asynchronous. In synchronous mode, the transmitter and the receiver use a common clock and frame synchronization signal. In asynchronous mode, the transmitter and receiver each have their own clock and frame synchronization signals. Continuous or gated clock mode can be selected. In continuous mode, the clock runs continuously. In gated clock mode, the clock functions only during transmission. The internal and external clock timing diagrams are shown in Figure 54 through Figure 56 on page 65. Normal or network mode can also be selected. In normal mode, the SSI functions with one data word of I/O per frame. In network mode, a frame can contain between 2 and 32 data words. Network mode is typically used in star or ring-time division multiplex networks with other processors or codecs, allowing interface to time division multiplexed networks without additional logic. Use of the gated clock is not allowed in network mode. These distinctions result in the basic operating modes that allow the SSI to communicate with a wide variety of devices. Note: SRXD input in synchronous mode only. Figure 53. SSI Transmitter Internal Clock Timing Diagram Figure 54. SSI Receiver Internal Clock Timing Diagram Note: SRXD Input in Synchronous mode only Figure 55. SSI Transmitter External Clock Timing Diagram Figure 56. SSI Receiver External Clock Timing Diagram Table 32. SSI (Port C Primary Function) Timing Parameter Table | Ref No. | Parameter | 1.8 ± | 0.1 V | 3.0 ± | Unit | | | | | | | |---------|-------------------------------------------------------------------------------|---------|---------|---------|---------|-------|--|--|--|--|--| | | raiailletei | Minimum | Maximum | Minimum | Maximum | Offic | | | | | | | | Internal Clock Operation <sup>1</sup> (Port C Primary Function <sup>2</sup> ) | | | | | | | | | | | | 1 | STCK/SRCK clock period <sup>1</sup> | 95 | _ | 83.3 | _ | ns | | | | | | | 2 | STCK high to STFS (bl) high <sup>3</sup> | 1.5 | 4.5 | 1.3 | 3.9 | ns | | | | | | | 3 | SRCK high to SRFS (bl) high <sup>3</sup> | -1.2 | -1.7 | -1.1 | -1.5 | ns | | | | | | MC9328MXS Advance Information, Rev. 0 Table 32. SSI (Port C Primary Function) Timing Parameter Table (Continued) | Define | D | 1.8 ± | 0.1 V | 3.0 ± | 11 24 | | | | | | | |------------------------------------------------------------------|---------------------------------------------|---------------|--------------|----------------------|---------|------|--|--|--|--|--| | Ref No. | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | | | | | | 4 | STCK high to STFS (bl) low <sup>3</sup> | 2.5 | 4.3 | 2.2 | 3.8 | ns | | | | | | | 5 | SRCK high to SRFS (bl) low <sup>3</sup> | 0.1 | -0.8 | 0.1 | -0.8 | ns | | | | | | | 6 | STCK high to STFS (wl) high <sup>3</sup> | 1.48 | 4.45 | 1.3 | 3.9 | ns | | | | | | | 7 | SRCK high to SRFS (wl) high <sup>3</sup> | -1.1 | -1.5 | -1.1 | -1.5 | ns | | | | | | | 8 | STCK high to STFS (wl) low <sup>3</sup> | 2.51 | 4.33 | 2.2 | 3.8 | ns | | | | | | | 9 | SRCK high to SRFS (wl) low <sup>3</sup> | 0.1 | -0.8 | 0.1 | -0.8 | ns | | | | | | | 10 | STCK high to STXD valid from high impedance | 14.25 | 15.73 | 12.5 | 13.8 | ns | | | | | | | 11a | STCK high to STXD high | 0.91 | 3.08 | 0.8 | 2.7 | ns | | | | | | | 11b | STCK high to STXD low | 0.57 | 3.19 | 0.5 | 2.8 | ns | | | | | | | 12 | STCK high to STXD high impedance | 12.88 | 13.57 | 11.3 | 11.9 | ns | | | | | | | 13 | SRXD setup time before SRCK low | 21.1 | _ | 18.5 | _ | ns | | | | | | | 14 | SRXD hold time after SRCK low | 0 | - | 0 | _ | ns | | | | | | | External Clock Operation (Port C Primary Function <sup>2</sup> ) | | | | | | | | | | | | | 15 | STCK/SRCK clock period <sup>1</sup> | 92.8 | - | 81.4 | - | ns | | | | | | | 16 | STCK/SRCK clock high period | 27.1 | - | 40.7 | _ | ns | | | | | | | 17 | STCK/SRCK clock low period | 61.1 | - | 40.7 | _ | ns | | | | | | | 18 | STCK high to STFS (bl) high <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | | | | | | 19 | SRCK high to SRFS (bl) high <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | | | | | | 20 | STCK high to STFS (bl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 21 | SRCK high to SRFS (bl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 22 | STCK high to STFS (wl) high <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | | | | | | 23 | SRCK high to SRFS (wl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 24 | STCK high to STFS (wl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 25 | SRCK high to SRFS (wl) low <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | | | | | | 26 | STCK high to STXD valid from high impedance | 18.01 | 28.16 | 15.8 | 24.7 | ns | | | | | | | 27a | STCK high to STXD high | 8.98 | 18.13 | 7.0 | 15.9 | ns | | | | | | | 27b | STCK high to STXD low | 9.12 | 18.24 | 8.0 | 16.0 | ns | | | | | | | 28 | STCK high to STXD high impedance | 18.47 | 28.5 | 16.2 | 25.0 | ns | | | | | | | 29 | SRXD setup time before SRCK low | 1.14 | - | 1.0 | _ | ns | | | | | | | 30 | SRXD hole time after SRCK low | 0 | _ | 0 | _ | ns | | | | | | | | Synchronous Internal Clock Oper | ation (Port C | Primary Fund | ction <sup>2</sup> ) | | | | | | | | | 31 | SRXD setup before STCK falling | 15.4 | _ | 13.5 | _ | ns | | | | | | | 32 | SRXD hold after STCK falling | 0 | - | 0 | - | ns | | | | | | MC9328MXS Advance Information, Rev. 0 Table 32. SSI (Port C Primary Function) Timing Parameter Table (Continued) | Ref No. | Parameter | 1.8 ± | 0.1 V | 3.0 ± | Unit | | | | | | | |---------|------------------------------------------------------------------------------|---------|---------|---------|---------|------|--|--|--|--|--| | | Faranietei | Minimum | Maximum | Minimum | Maximum | Onit | | | | | | | | Synchronous External Clock Operation (Port C Primary Function <sup>2</sup> ) | | | | | | | | | | | | 33 | SRXD setup before STCK falling | 1.14 | _ | 1.0 | _ | ns | | | | | | | 34 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | | | - 1. All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - 2. There are 2 sets of I/O signals for the SSI module. They are from Port C primary function (pad 257 to pad 261) and Port B alternate function (pad 283 to pad 288). When SSI signals are configured as outputs, they can be viewed both at Port C primary function and Port B alternate function. When SSI signals are configured as input, the SSI module selects the input based on status of the FMCR register bits in the Clock controller module (CRM). By default, the input are selected from Port C primary function. - 3. bl = bit length; wl = word length. Table 33. SSI (Port B Alternate Function) Timing Parameter Table | Ref | Domonoston | 1.8 ± | 0.1 V | 3.0 ± | l lmit | | | | | | | | |-----|---------------------------------------------------------------------------------|-----------------|----------------|------------------|---------|------|--|--|--|--|--|--| | No. | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | | | | | | | | Internal Clock Operation <sup>1</sup> (Port B Alternate Function <sup>2</sup> ) | | | | | | | | | | | | | 1 | STCK/SRCK clock period <sup>1</sup> | 95 | _ | 83.3 | _ | ns | | | | | | | | 2 | STCK high to STFS (bl) high <sup>3</sup> | 1.7 | 4.8 | 1.5 | 4.2 | ns | | | | | | | | 3 | SRCK high to SRFS (bl) high <sup>3</sup> | -0.1 | 1.0 | -0.1 | 1.0 | ns | | | | | | | | 4 | STCK high to STFS (bl) low <sup>3</sup> | 3.08 | 5.24 | 2.7 | 4.6 | ns | | | | | | | | 5 | SRCK high to SRFS (bl) low <sup>3</sup> | 1.25 | 2.28 | 1.1 | 2.0 | ns | | | | | | | | 6 | STCK high to STFS (wl) high <sup>3</sup> | 1.71 | 4.79 | 1.5 | 4.2 | ns | | | | | | | | 7 | SRCK high to SRFS (wl) high <sup>3</sup> | -0.1 | 1.0 | -0.1 | 1.0 | ns | | | | | | | | 8 | STCK high to STFS (wl) low <sup>3</sup> | 3.08 | 5.24 | 2.7 | 4.6 | ns | | | | | | | | 9 | SRCK high to SRFS (wl) low <sup>3</sup> | 1.25 | 2.28 | 1.1 | 2.0 | ns | | | | | | | | 10 | STCK high to STXD valid from high impedance | 14.93 | 16.19 | 13.1 | 14.2 | ns | | | | | | | | 11a | STCK high to STXD high | 1.25 | 3.42 | 1.1 | 3.0 | ns | | | | | | | | 11b | STCK high to STXD low | 2.51 | 3.99 | 2.2 | 3.5 | ns | | | | | | | | 12 | STCK high to STXD high impedance | 12.43 | 14.59 | 10.9 | 12.8 | ns | | | | | | | | 13 | SRXD setup time before SRCK low | 20 | - | 17.5 | _ | ns | | | | | | | | 14 | SRXD hold time after SRCK low | 0 | - | 0 | - | ns | | | | | | | | | External Clock Operat | ion (Port B Alt | ernate Functio | n <sup>2</sup> ) | | | | | | | | | | 15 | STCK/SRCK clock period <sup>1</sup> | 92.8 | _ | 81.4 | _ | ns | | | | | | | MC9328MXS Advance Information, Rev. 0 Table 33. SSI (Port B Alternate Function) Timing Parameter Table (Continued) | Ref | Dovometor | 1.8 ± | 0.1 V | 3.0 ± | Unit | | | | | | | |-----|--------------------------------------------------------------------------------|---------------|------------------|------------------------|---------|------|--|--|--|--|--| | No. | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | | | | | | 16 | STCK/SRCK clock high period | 27.1 | - | 40.7 | - | ns | | | | | | | 17 | STCK/SRCK clock low period | 61.1 | - | 40.7 | - | ns | | | | | | | 18 | STCK high to STFS (bl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 19 | SRCK high to SRFS (bl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 20 | STCK high to STFS (bl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 21 | SRCK high to SRFS (bl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 22 | STCK high to STFS (wl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 23 | SRCK high to SRFS (wl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 24 | STCK high to STFS (wl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 25 | SRCK high to SRFS (wl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 26 | STCK high to STXD valid from high impedance | 18.9 | 29.07 | 16.6 | 25.5 | ns | | | | | | | 27a | STCK high to STXD high | 9.23 | 20.75 | 8.1 | 18.2 | ns | | | | | | | 27b | STCK high to STXD low | 10.60 | 21.32 | 9.3 | 18.7 | ns | | | | | | | 28 | STCK high to STXD high impedance | 17.90 | 29.75 | 15.7 | 26.1 | ns | | | | | | | 29 | SRXD setup time before SRCK low | 1.14 | _ | 1.0 | - | ns | | | | | | | 30 | SRXD hold time after SRCK low | 0 | - | 0 | - | ns | | | | | | | | Synchronous Internal Clock ( | Operation (Po | rt B Alternate F | unction <sup>2</sup> ) | | | | | | | | | 31 | SRXD setup before STCK falling | 18.81 | _ | 16.5 | _ | ns | | | | | | | 32 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | | | | | Synchronous External Clock Operation (Port B Alternate Function <sup>2</sup> ) | | | | | | | | | | | | 33 | SRXD setup before STCK falling | 1.14 | _ | 1.0 | _ | ns | | | | | | | 34 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | | | - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - 2. There are 2 set of I/O signals for the SSI module. They are from Port C primary function (pad 257 to pad 261) and Port B alternate function (pad 283 to pad 288). When SSI signals are configured as outputs, they can be viewed both at Port C primary function and Port B alternate function. When SSI signals are configured as inputs, the SSI module selects the input based on FMCR register bits in the Clock controller module (CRM). By default, the input are selected from Port C primary function. - 3. bl = bit length; wl = word length. MC9328MXS Advance Information, Rev. 0 # 4 Pin-Out and Package Information Table 34 illustrates the package pin assignments for the 225-contact PBGA package. Table 34. i.MX 225 PBGA Pin Assignments | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---|------|----------------|----------------|----------------|-----------------|--------------|----------------|--------------------|-------------------|---------------|-------------|-------|----------------|---------------|----------------------| | A | PB13 | SSI1_<br>RXCLK | SSI1_<br>TXCLK | USBD_<br>ROE | USBD_<br>SUSPND | USBD_VM | SSI0_<br>RXFS | SSI0_<br>TXCLK | SPI1_RDY | SPI1_<br>SCLK | REV | PS | LD2 | LD4 | LD5 | | В | PB11 | PB12 | SSI1_<br>RXDAT | USBD_<br>AFE | USBD_<br>RCV | USBD_<br>VMO | SSI0_<br>RXDAT | UART1_<br>TXD | SPI1_SS | LSCLK | SPL_<br>SPR | LD0 | LD3 | LD6 | LD7 | | С | D31 | PB8 | SSI1_<br>RXFS | SSI1_<br>TXFS | PB10 | USBD_<br>VPO | UART2_<br>RXD | SSI0_<br>TXFS | UART1_<br>RTS | CONTRAST | VSYNC | LD8 | LD9 | LD12 | NVDD2 | | D | A23 | A24 | PB9 | SSI1_<br>TXDAT | NVDD1 | USBD_<br>VP | QVDD4 | UART2_<br>TXD | NVDD3 | SPI1_<br>MOSI | HSYNC | LD1 | LD11 | TOUT2 | LD13 | | E | A21 | A22 | D30 | D29 | NVDD1 | QVSS | UART2_<br>RTS | UART1_<br>RXD | UART1_<br>CTS | SPI1_<br>MISO | OE_<br>ACD | LD10 | TIN | PA4 | PA3 | | F | A20 | A19 | D28 | D27 | NVDD1 | NVDD1 | UART2_<br>CTS | SSI0_<br>RXCLK | SSI0_<br>TXDAT | CLS | QVDD3 | LD14 | LD15 | PA6 | PA8 | | G | A17 | A18 | D26 | D25 | NVDD1 | NVSS | NVDD4 | NVSS | NVSS | QVSS | PWMO | PA7 | PA11 | PA13 | PA9 | | Н | A15 | A16 | D23 | D24 | D22 | NVSS | NVSS | NVSS | NVSS | NVDD2 | PA5 | PA12 | PA14 | I2C_DATA | TMS | | J | A14 | A12 | D21 | D20 | NVDD1 | NVSS | NVSS | QVDD1 | NVSS | PA10 | I2C_<br>CLK | TCK | TDO | BOOT1 | воото | | К | A13 | A11 | CS2 | D19 | NVDD1 | NVSS | QVSS | NVDD1 | NVSS | D1 | ВООТ2 | TDI | BIG_<br>ENDIAN | RESET_<br>OUT | XTAL32K | | L | A10 | A9 | D17 | D18 | NVDD1 | NVDD1 | CS5 | D2 | ECB | NVSS | NVSS | POR | QVSS | XTAL16M | EXTAL32K | | М | D16 | D15 | D13 | D10 | EB3 | NVDD1 | CS4 | CS1 | BCLK <sup>1</sup> | RW | NVSS | воотз | QVDD2 | RESET_IN | EXTAL16M | | N | A8 | A7 | D12 | EB0 | D9 | D8 | CS3 | CS0 | PA17 | D0 | DQM2 | DQM0 | SDCKE0 | TRISTATE | TRST | | Р | D14 | <b>A</b> 5 | A4 | А3 | A2 | A1 | D6 | D5 | MA10 | MA11 | DQM1 | RAS | SDCKE1 | CLKO | RESETSF <sup>2</sup> | | R | A6 | D11 | EB1 | EB2 | ŌĒ | D7 | A0 | SDCLK <sup>2</sup> | D4 | LBA | D3 | DQM3 | CAS | SDWE | AVDD1 | <sup>1.</sup> Burst Clock <sup>2.</sup> These signals are not used on the MC9328MXS and should be floated in an actual application. ## 4.1 PBGA 225 Package Dimensions Figure 57 illustrates the 225 PBGA 13 mm × 13 mm package. ### Case Outline 1304B Figure 57. i.MX Processor's 225 PBGA Mechanical Drawing MC9328MXS Advance Information, Rev. 0 ### **NOTES** MC9328MXS Advance Information, Rev. 0 #### How to Reach Us: #### **USA/Europe/Locations Not Listed:** Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 #### Japan: Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569 #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong 852-26668334 #### Home Page: www.freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. *Learn More*: For more information about Freescale products, please visit www.freescale.com. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM and the ARM POWERED logo are the registered trademarks of ARM Limited. ARM9, ARM920T, and ARM9TDMI are the trademarks of ARM Limited. © Freescale Semiconductor, Inc. 2005. All rights reserved.