### **General Description** The MAX9765/MAX9766/MAX9767 family combines speaker, headphone, and microphone amplifiers, all in a small thin QFN package. The MAX9765 is targeted at stereo speaker playback applications and includes a stereo bridge-tied load (BTL) speaker amp, stereo headphone amp, single-ended output mic amp, input MUX, and I<sup>2</sup>C control. The MAX9766 is targeted at mono speaker playback applications and includes a mono BTL speaker amp, stereo headphone amp, differential output mic amp, input MUX, and I<sup>2</sup>C control. The MAX9767 is targeted at applications that do not require a headphone amp and includes a stereo BTL speaker amp, differential output mic amp, and parallel control. These devices operate from a single 2.7V to 5.5V supply. A high 95dB PSRR allows these devices to operate from noisy supplies without additional power conditioning. An ultra-low 0.003% THD+N ensures clean, low distortion amplification of the audio signal. Patented click-and-pop suppression eliminates audible transients on power and shutdown cycles. In speaker mode, the amplifiers can deliver up to 750mW of continuous average power into a $4\Omega$ load. In headphone mode, the amplifier can deliver up to 65mW of continuous average power into a $16\Omega$ load. The gain of the amplifiers is externally set, allowing maximum flexibility in optimizing output levels for a given load. The MAX9765/MAX9766 also feature a 2:1 input multiplexer, allowing multiple audio sources to be selected. The various functions are controlled by either an I<sup>2</sup>Ccompatible (MAX9765/MAX9766) or simple parallel control interface (MAX9767). All devices include two low-noise microphone preamps, a differential amp for internal microphones, and a single-ended amplifier for additional external microphones. A microphone bias output is provided, reducing external component count. The MAX9765/MAX9766/MAX9767 are available in a thermally efficient 32-pin thin QFN package (5mm x 5mm x 0.8mm). All devices have short-circuit and thermal-overload protection (OVP) and are specified over the extended -40°C to +85°C temperature range. #### **Applications** PDA Audio Systems Notebooks Tablet PCs Digital Cameras Cell Phones Purchase of I<sup>2</sup>C components from Maxim Integrated Products, Inc., or one of its sublicensed Associated Companies, conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the PC Standard Specification defined by Philips. #### Features - ♦ 750mW BTL Stereo Speaker Amplifier - ♦ 65mW Stereo Headphone Amplifier - **♦** 2.7V to 5.5V Single-Supply Operation - ♦ Patented Click-and-Pop Suppression - ♦ Low 0.003% THD+N - Low Quiescent Current: 13mA ♦ Low-Power Shutdown Mode: 5µA - **♦ MUTE Function** - **♦** Headphone Sense Input - ♦ Stereo 2:1 Input Multiplexer - ♦ Optional 2-Wire, I2C-Compatible, or Parallel Interface - ♦ Small 32-Pin Thin QFN (5mm × 5mm × 0.8mm) **Package** #### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |------------|----------------|-----------------| | MAX9765ETJ | -40°C to +85°C | 32 Thin QFN-EP* | | MAX9766ETJ | -40°C to +85°C | 32 Thin QFN-EP* | | MAX9767ETJ | -40°C to +85°C | 32 Thin QFN-EP* | <sup>\*</sup>EP = Exposed paddle. Pin Configurations and Functional Diagrams appear at end of data ### Simplified Diagram Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> to GND | +6V | |--------------------------------------------|-----------------------------| | SV <sub>DD</sub> to GND | | | SV <sub>DD</sub> to V <sub>DD</sub> | 0.3V | | PV <sub>DD</sub> to V <sub>DD</sub> | ±0.3V | | PGND to GND | ±0.3V | | All Other Pins to GND | $0.3V$ to $(V_{DD} + 0.3V)$ | | Output Short-Circuit Duration (to VDD or G | GND)Continuous | | Continuous Input Current (into any pin exc | cept power-supply | | and output pins) | ±20mA | | | | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | |-------------------------------------------------------|-----------| | 32-Pin Thin QFN (derate 26.3mW/°C above +70°C)2 | 2105.3mW | | Operating Temperature Range40°C | to +85°C | | Storage Temperature Range65°C to | io +150°C | | Junction Temperature | +150°C | | Lead Temperature (soldering, 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DD} = PV_{DD} = 3.0V, \ GND = 0, \ HPS = MUTE = GND, \ \overline{SHDN} = 3V, \ C_{BIAS} = 1\mu F, \ R_{IN} = R_F = 15k\Omega, \ R_L = \infty. \ T_A = T_{MIN} \ to \ T_{MAX}, \ unless otherwise noted. Typical values are at T_A = +25°C.) (Note 1)$ | PARAMETER | SYMBOL | C | ONDITION | NS | MIN | TYP | MAX | UNITS | | |-----------------------------------------|-----------------------------------|---------------------------------------|---------------------------------|-------------------------------------|-----|-------|-----|------------|--| | Supply Voltage Range | V <sub>DD</sub> /PV <sub>DD</sub> | Inferred from PSI | RR test | | 2.7 | | 5.5 | V | | | | | | MAX976 | 5/MAX9767 | | 12 | 28 | | | | Quiescent Supply Current (IVDD + IPVDD) | I <sub>DD</sub> | Speaker mode | MAX976 | ô | | 7 | 17 | mA | | | (1700 + 17700) | | Headphone mod | le, HPS = \ | $I_{DD}$ | | 7 | 17 | | | | Shutdown Current | ISHDN | SHDN = GND | | | | 5 | 18 | μΑ | | | Switching Time | tsw | Gain or input swi<br>(MAX9765/MAX9 | - | | | 10 | | μs | | | Turn-On/Turn-Off Time | to | C <sub>BIAS</sub> = 1µF, set | tled to 90% | <b>/</b> 0 | | 250 | | m. | | | Turn-On/Turn-On Time | ton/off | $C_{BIAS} = 0.1 \mu F, s$ | ettled to 90 | 0% | | 25 | | ms | | | Input Bias Current | IBIAS | | | | | 50 | | nA | | | Thermal Shutdown Threshold | | | | | | 150 | | °C | | | Thermal Shutdown Hysteresis | | | | | 8 | | °C | | | | Output Short-Circuit Current | | To V <sub>DD</sub> or GND | | | 1.2 | | А | | | | STANDBY SUPPLY (SV <sub>DD</sub> ) | | | | | | | | | | | Standby Current | Isvdd | V <sub>BIAS</sub> = 1.25V, V | $V_{BIAS} = 1.25V, V_{DD} = 0V$ | | | 230 | 400 | μA | | | Standby Current | ISVDD | $V_{BIAS} = 1.5V$ , $V_{DD} = 3V$ | | | | 5 | μΑ | | | | <b>OUTPUT AMPLIFIERS (SPEAKE</b> | R MODE) | | | | | | | | | | Output Offset Voltage | Vos | V <sub>OUT_+</sub> - V <sub>OUT</sub> | $A_{V} = 1V/V$ | / | | 10 | 45 | mV | | | Power-Supply Rejection Ratio | PSRR | $V_{DD} = 2.7V \text{ to } 5.5$ | 5V | | 72 | 85 | | dB | | | Tower-Supply Rejection Ratio | 1 01111 | f = 1kHz, V <sub>RIPPLI</sub> | = 200mV | P-P | | 72 | | UD. | | | Output Power | Роит | f <sub>IN</sub> = 1kHz, THD- | | $R_L = 8\Omega$ | | 450 | | mW | | | Output Fower | FOUT | $T_A = +25^{\circ}C$ (Note | e 2) | $R_L = 4\Omega$ | 400 | 750 | | IIIVV | | | Total Harmonic Distortion Plus<br>Noise | | f <sub>IN</sub> = 1kHz, BW = 2 | = 22Hz to | $P_{OUT} = 200$ mW, $R_L = 8\Omega$ | | 0.033 | | % | | | | THD+N | 22kHz | 22kHz | | | 0.065 | | <b>7</b> 0 | | | Signal-to-Noise Ratio | SNR | $R_L = 8\Omega$ , $V_{OUT}$ : 22kHz | = 1.4V <sub>RMS</sub> | , BW = 22Hz to | | 89 | | dB | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = PV_{DD} = 3.0V, GND = 0, HPS = MUTE = GND, \overline{SHDN} = 3V, C_{BIAS} = 1\mu F, R_{IN} = R_F = 15k\Omega, R_L = \infty. T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.) \text{ (Note 1)}$ | PARAMETER | SYMBOL | CONDITIO | NS | MIN | TYP | MAX | UNITS | |-----------------------------------------|--------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|-----|------------|-----|----------| | Maximum Capacitive Load Drive | CL | No sustained oscillations | | | 400 | | рF | | Slew Rate | SR | | | | 1.4 | | V/µs | | Crosstalk | | $f_{IN} = 10kHz$ | | | 73 | | dB | | <b>OUTPUT AMPLIFIERS (HEADPH)</b> | ONE MODE) | | | | | | | | | | $V_{DD} = 2.7V \text{ to } 5.5V$ | | | 95 | | <u> </u> | | Power-Supply Rejection Ratio | PSRR | f = 1kHz, VRIPPLE = 200m\ | / <sub>P-P</sub> | | 75 | | dB | | | | f = 20kHz, V <sub>RIPPLE</sub> = 200m | NP-P | | 50 | | | | Output Power | Pout | $f_{IN} = 1kHz$ , $THD+N = 1%$ , | $R_L = 32\Omega$ | | 40 | | mW | | Output i owei | 1 001 | $T_A = +25^{\circ}C \text{ (Note 2)}$ | $R_L = 16\Omega$ | 35 | 65 | | 11100 | | | | | $V_{OUT} = 0.7_{RMS},$<br>$R_L = 10k\Omega$ | | 0.002 | | | | Total Harmonic Distortion Plus<br>Noise | THD+N | $f_{IN} = 1kHz$ , BW = 22Hz to 22kHz | $P_{OUT} = 15$ mW,<br>$R_L = 32\Omega$ | | 0.005 | | % | | | | | $P_{OUT} = 30$ mW,<br>$R_L = 16\Omega$ | | 0.004 | | 1 | | Signal-to-Noise Ratio | SNR | $R_L = 8\Omega$ , $V_{OUT} = 1.4V_{RMS}$ , $BW = 20Hz$ to $22kHz$ | | | 89 | | dB | | Slew Rate | SR | | | | 0.7 | | V/µs | | Maximum Capacitive Load Drive | CL | No sustained oscillations | | | 200 | | pF | | Crosstalk | | $f_{IN} = 10kHz$ | | | 79 | | dB | | BIAS VOLTAGE (BIAS) | ı | • | • | | | | • | | BIAS Voltage | V <sub>BIAS</sub> | | | 1.4 | 1.5 | 1.6 | V | | Output Resistance | RBIAS | | | | 50 | | kΩ | | MICROPHONE AMPLIFIER GENE | RAL | | | | | | | | | | D. 100k0 | V <sub>DD</sub> - V <sub>OH</sub> | | 35 | 70 | | | Output Voltage Swing | Value | $R_L = 100k\Omega$ | V <sub>OL</sub> - GND | | 50 | 400 | m\/ | | Output Voltage Swing | Vout | $R_L = 2k\Omega$ | V <sub>DD</sub> - V <sub>OH</sub> | | 80 | 150 | mV | | | | 11L - 2N22 | V <sub>OL</sub> - GND | | 70 | 400 | | | Slew Rate | SR | $A_V = 10dB$ | | | 0.6 | | V/µs | | Output Short-Circuit Current | | To V <sub>DD</sub> or GND | | | 10 | | mA | | Maximum Capacitive Load Drive | CL | No sustained oscillations | | | 50 | | pF | | DIFFERENTIAL INPUT AMPLIFIE | R (MICIN+, N | MICIN-) | | | | | | | Input Offset Voltage | Vos | | | | 2 | 5 | mV | | Input Noise-Voltage Density | eN | I fini — 1kHz | $A_V = 20$ dB<br>$A_V = 40$ dB | | 31<br>11.6 | | nV/√Hz | | Total Harmonic Distortion Plus<br>Noise | THD+N | $V_{DD} = 3V$ , $V_{OUT} = 0.35V_{RMS}$ , $A_V = 10dB$ , $f_{IN} = 1kHz$ , $BW = 22Hz$ to $22kHz$ | | | 0.01 | | % | | INDISE | | | | | | | | | Small-Signal Bandwidth | BW <sub>-3dB</sub> | A <sub>V</sub> = 40dB, V <sub>OUT</sub> = 100mV | ′P-P | | 300 | | kHz | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = PV_{DD} = 3.0V, GND = 0, HPS = MUTE = GND, \overline{SHDN} = 3V, C_{BIAS} = 1\mu F, R_{IN} = R_F = 15k\Omega, R_L = \infty. T_A = T_{MIN} \ to \ T_{MAX}, unless otherwise noted. Typical values are at <math>T_A = +25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONI | DITIONS | MIN | TYP | MAX | UNITS | | |-----------------------------------------|--------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------|----------|-----|--------|--| | Input Resistance Matching | RMATCH | | | | 1 | | % | | | | | MAX9765, A <sub>V</sub> = 4dB | to 39dB | | 2 | 4 | | | | Differential Gain Accuracy | Avdiff | MAX9766, $A_V = 10$ dB to 45dB | | | 2 | 4 | % | | | | | MAX9767, $A_V = 10dE$ | 3, 20dB, 30dB | | 2 | 4 | | | | Common-Mode Rejection Ratio | CMRR | $A_V = 10dB$ , $f_{IN} = 1kH$<br>$R_S = 2k\Omega$ | $Hz$ , $V_{CM} = 200 \text{mV}_{P-P}$ , | | 60 | | dB | | | | | | $V_{DD} = 2.7V \text{ to } 5.5V$ | 62 | 80 | | | | | Power-Supply Rejection Ratio | PSRR | A <sub>V</sub> = 10dB, output referred | f = 1kHz, V <sub>RIPPLE</sub> = 200mV <sub>P-P</sub> | | 80 | | dB | | | | | f | f = 20kHz, V <sub>RIPPLE</sub> = 200mV <sub>P-P</sub> | | 68 | | | | | Common-Mode Input Voltage<br>Range | V <sub>CM</sub> | | | | 1 | | V | | | SINGLE-ENDED INPUT AMPLIFIE | R (AUXIN) | | | | | | | | | Input Offset Voltage | Vos | | | | 4 | 10 | mV | | | Input Noise-Voltage Density | eN | $A_V = 20$ dB, $f_{IN} = 1$ kH | łz | | 73 | | nV/√Hz | | | Total Harmonic Distortion Plus<br>Noise | THD+N | $A_V = 10$ dB, $f_{IN} = 1$ kHz, BW = 22Hz to 22kHz, $V_{OUT} = 0.7$ V <sub>RMS</sub> | | | 0.01 | | % | | | Small-Signal Bandwidth | BW <sub>-3dB</sub> | $A_V = 20$ dB, $V_{OUT} = 100$ m $V_{P-P}$ | | | 200 | | kHz | | | Input Resistance | R <sub>IN</sub> | | | | 100 | | kΩ | | | Voltage Gain Accuracy | Ay | | | | 4 | | % | | | | | | $V_{DD} = 2.7V \text{ to } 5.5V$ | 65 | 80 | | | | | Power-Supply Rejection Ratio | PSRR | A <sub>V</sub> = 10dB, output referred | $f = 1kHz$ , $V_{RIPPLE} = 200mV_{P-P}$ | | 76 | | dB | | | | | f = 20kHz, V <sub>RIPPLE</sub> = 200mV <sub>P-P</sub> | | $f = 20kHz, V_{RIPPLE} =$ | | 58 | | | | MICROPHONE BIAS OUTPUT (M | ICBIAS) | | | | | | | | | Microphone Bias Output Voltage | VMICBIAS | $V_{DD} = 2.7V \text{ to } 5.5V, I$ | LOAD = 500µA | 2.4 | 2.5 | 2.6 | V | | | Output Noise-Voltage Density | eN | f = 1kHz | | | 52 | | nV/√Hz | | | Power-Supply Rejection Ratio | PSRR | $V_{DD} = 2.7V \text{ to } 5.5V$ | | 63 | 72 | | dB | | | Tower-supply riejection riatio | 1 01111 | f <sub>IN</sub> = 1kHz, V <sub>RIPPLE</sub> = 200mV <sub>P-P</sub> | | | 70 | | UD UD | | | DIGITAL INPUTS (MUTE, SHDN, | INT/EXT) | | | | | | | | | Input Voltage High | V <sub>IH</sub> | | | 2 | | | V | | | Input Voltage Low | VIL | | | | | 0.8 | V | | | Input Leakage Current | I <sub>IN</sub> | | | | | ±1 | μΑ | | | MAX9767 MICGAIN INPUT (TRI-S | TATE PIN)) | | | | | | | | | Input Voltage High | V <sub>IH</sub> | | | | $V_{DD}$ | | V | | | Input Voltage Low | V <sub>IL</sub> | | | | GND | | V | | | Input Voltage Mid | Vız | | | | FLOAT | | V | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = PV_{DD} = 3.0V, GND = 0, HPS = MUTE = GND, \overline{SHDN} = 3V, C_{BIAS} = 1\mu F, R_{IN} = R_F = 15k\Omega, R_L = \infty. T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A = +25$ °C.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|------------------|-----------------------------------|---------------------------|-----|--------------------------|-------| | HEADPHONE SENSE INPUT (HP | S) | | • | | | | | Input Voltage High | VIH | | 0.9 x<br>V <sub>DD</sub> | | | V | | Input Voltage Low | V <sub>IL</sub> | | | | 0.7 x<br>V <sub>DD</sub> | V | | Input Leakage Current | I <sub>IN</sub> | | | | ±1 | μΑ | | 2-WIRE SERIAL INTERFACE (SC | L, SDA, ADD | ) (MAX9765/MAX9766) | | | | | | Input Voltage High | VIH | $V_{DD} > 3.6V$ $V_{DD} \le 3.6V$ | 3 2 | | | V | | Input Voltage Low | VIL | | | | 0.8 | V | | Input Hysteresis | | | | 0.2 | | V | | Input High Leakage Current | Iн | V <sub>IN</sub> = 3V | | | ±1 | μΑ | | Input Low Leakage Current | Ι <sub>Ι</sub> L | V <sub>IN</sub> = 0V | | | ±1 | μΑ | | Input Capacitance | CIN | | | 10 | | рF | | Output Voltage Low | V <sub>OL</sub> | I <sub>OL</sub> = 3mA | | | 0.4 | V | | Output Current High | loh | V <sub>OH</sub> = 3V | | | 1 | μΑ | | TIMING CHARACTERISTICS (MA | X9765/MAX9 | 2766) | | | | | | Serial Clock Frequency | fscl | | | | 400 | kHz | | Bus Free Time Between STOP and START Conditions | tBUF | | 1.3 | | | μs | | START Condition Hold Time | thd:Sta | | 0.6 | | | μs | | START Condition Setup Time | tsu:sta | | 0.6 | | | μs | | Clock Period Low | t <sub>LOW</sub> | | 1.3 | | | μs | | Clock Period High | thigh | | 0.6 | | | μs | | Data Setup Time | tsu:DAT | | 100 | | | ns | | Data Hold Time | thd:dat | (Note 3) | 0 | | 0.9 | μs | | Receive SCL/SDA Rise Time | t <sub>R</sub> | (Note 4) | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | Receive SCL/SDA Fall Time | tF | (Note 4) | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | Transmit SDA Fall Time | tF | (Note 4) | 20 +<br>0.1C <sub>B</sub> | _ | 250 | ns | | Pulse Width of Suppressed Spike | tsp | (Note 5) | | 50 | | ns | - Note 1: All devices are 100% production tested at +25°C. All temperature limits are guaranteed by design. - Note 2: POUT limits are tested by a combination of electrical and guaranteed by design. - Note 3: A device must provide a hold time of at least 300ns for the SDA signal to bridge the undefined region of SCL's falling edge. - Note 4: $C_B$ = total capacitance of one of the bus lines in picofarads. Device tested with $C_B$ = 400pF. 1k $\Omega$ pullup resistors connected from SDA/SCL to $V_{DD}$ . - Note 5: Input filters on SDA, SCL, and ADD suppress noise spikes less than 50ns. **Typical Operating Characteristics** ### **Typical Operating Characteristics (continued)** ### Typical Operating Characteristics (continued) ### Typical Operating Characteristics (continued) ### \_Typical Operating Characteristics (continued) $(V_{DD} = PV_{DD} = 5V, BW = 22Hz \text{ to } 22kHz, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ **TOTAL HARMONIC DISTORTION PLUS NOISE** ### Typical Operating Characteristics (continued) ### \_Typical Operating Characteristics (continued) $(V_{DD} = PV_{DD} = 5V, BW = 22Hz \text{ to } 22kHz, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ **TOTAL HARMONIC DISTORTION PLUS NOISE** ### Typical Operating Characteristics (continued) **DIFFERENTIAL MICROPHONE AMPLIFIER OVERDRIVEN OUTPUT** **TOTAL HARMONIC DISTORTION PLUS NOISE** vs. FREQUENCY (SINGLE-ENDED INPUT) **TOTAL HARMONIC DISTORTION PLUS NOISE** vs. FREQUENCY (SINGLE-ENDED INPUT) **TOTAL HARMONIC DISTORTION PLUS NOISE vs. OUTPUT AMPLITUDE (SINGLE-ENDED INPUT)** TOTAL HARMONIC DISTORTION PLUS NOISE **vs. OUTPUT AMPLITUDE (SINGLE-ENDED INPUT)** **POWER-SUPPLY REJECTION RATIO** vs. FREQUENCY (SINGLE-ENDED INPUT) **INPUT-REFERRED NOISE** (SINGLE-ENDED INPUT **MICROPHONE AMPLIFIER)** ### Typical Operating Characteristics (continued) $(V_{DD} = PV_{DD} = 5V, BW = 22Hz \text{ to } 22kHz, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ## SINGLE-ENDED MICROPHONE AMPLIFIER OVERDRIVEN OUTPUT ## SUPPLY CURRENT vs. SUPPLY VOLTAGE (HEADPHONE MODE) ## SINGLE-ENDED MICROPHONE AMPLIFIER LARGE-SIGNAL TRANSIENT RESPONSE ## SUPPLY CURRENT vs. SUPPLY VOLTAGE (SPEAKER MODE) ### SHUTDOWN SUPPLY CURRENT vs. Supply voltage ### Pin Description | MAX9765MAX9766MAX9767NAMEFUNCTION111SHDNActive-Low Shutdown. Connect SHDN to VDD for normal ope2, 7, 182, 7, 182, 7, 8, 18, 23, 24, 27, 32N.C.No Connection. Not internally connected.336OUTL+Left-Channel Bridged Amplifier Positive Output. OUTL+ also left-channel headphone amplifier output.4, 214, 214, 21PVDDOutput Amplifier Power Supply. Connect PVDD to VDD.5, 205, 205, 20PGNDPower Ground. Connect PGND to GND.663OUTL-Left-Channel Bridged Amplifier Negative Output88—INL2Left-Channel Input 2 | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 2, 7, 18 2, 7, 18 2, 7, 8, 18, 23, 24, 27, 32 N.C. No Connection. Not internally connected. 3 3 6 OUTL+ Left-Channel Bridged Amplifier Positive Output. OUTL+ also left-channel headphone amplifier output. 4, 21 4, 21 PVDD Output Amplifier Power Supply. Connect PVDD to VDD. 5, 20 5, 20 PGND Power Ground. Connect PGND to GND. 6 6 3 OUTL- Left-Channel Bridged Amplifier Negative Output | | | 2, 7, 18 2, 7, 18 18, 23, 24, 27, 32 N.C. No Connection. Not internally connected. 3 3 6 OUTL+ Left-Channel Bridged Amplifier Positive Output. OUTL+ also left-channel headphone amplifier output. 4, 21 4, 21 PVDD Output Amplifier Power Supply. Connect PVDD to VDD. 5, 20 5, 20 PGND Power Ground. Connect PGND to GND. 6 6 3 OUTL- Left-Channel Bridged Amplifier Negative Output | o serves as the | | Second | o serves as the | | 5, 20 5, 20 PGND Power Ground. Connect PGND to GND. 6 6 3 OUTL- Left-Channel Bridged Amplifier Negative Output | | | 6 6 3 OUTL- Left-Channel Bridged Amplifier Negative Output | | | | | | 0 0 INLO Left Channel Input 0 | | | 8 8 — INL2 Left-Channel Input 2 | | | 9 9 — INL1 Left-Channel Input 1 | | | 10 10 MICIN+ Differential Microphone Amplifier Noninverting Input | | | 11 11 MICIN- Differential Microphone Amplifier Inverting Input | | | 12 12 AUXIN Single-Ended Microphone Amplifier Input | | | 13 13 V <sub>DD</sub> Power Supply | | | Standby Power Supply. Connect to a standby power supply or connect to V <sub>DD</sub> through a Schottky diode and bypass with capacitor to GND. Short to V <sub>DD</sub> if clickless operation is not e | th a 220µF | | 15 15 MICBIAS Microphone Bias Output. Bypass MICBIAS with a 1µF capac | citor to GND. | | 16 — MICOUT Microphone Amplifier Output | | | 17 17 — GAINR Right-Channel Gain Set | | | 19 — 19 OUTR- Right-Channel Bridged Amplifier Negative Output | | | 22 22 OUTR+ Right-Channel Bridged Amplifier Positive Output. OUTR+ als right-channel headphone amplifier output. | so serves as the | | 23 — ADD Address Select. A logic high sets the address LSB to 1, a log address LSB to 0. | ogic low sets the | | 24 24 — SDA Bidirectional Serial Data I/O | | | 25 25 — SCL Serial Clock Line | | | 26, 29 26, 29 GND Ground | | | 27 27 — INR2 Right-Channel Input 2 | | | 28 28 — INR1 Right-Channel Input 1 | | | 30 30 — HPS Headphone Sense Input | | | 31 31 BIAS DC Bias Bypass. See <i>BIAS Capacitor</i> section for capacitor for | selection. | | 32 32 — GAINL Left-Channel Gain Set | | | 16 MICOUT+ Microphone Amplifier Positive Output | | ### **Pin Description (continued)** | | PIN | | NAME | FUNCTION | |---------|---------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX9765 | MAX9766 | MAX9767 | INAIVIE | FUNCTION | | _ | 19 | 17 | MICOUT- | Microphone Amplifier Negative Output | | _ | 23 | ı | GAINM | Mono Mode Gain Set | | _ | _ | 9 | INL | Left-Channel Input | | _ | _ | 25 | ĪNT/EXT | Internal (Differential) or External (Single-Ended) Input Select. Drive INT/EXT low to select internal or high to select external microphone amplifier. | | _ | _ | 26 | MICGAIN | Microphone Amplifier Gain Set. Tri-State Pin. Connect to $V_{DD}$ for gain = 10dB, float for gain = 20dB, and to GND for gain = 30dB. | | _ | _ | 28 | INR | Right-Channel Input | | _ | _ | 30 | MUTE | Mute Input | | _ | | _ | EP | Exposed Pad. Connect to ground plane of PC board to optimize heatsinking. | ### **Detailed Description** The MAX9765/MAX9766/MAX9767 feature 750mW BTL speaker amplifiers, 65mW headphone amplifiers, input multiplexers, headphone sensing, differential and single-ended input microphone amplifiers, and comprehensive click-and-pop suppression. The MAX9765/MAX9766 are controlled through an I<sup>2</sup>C-compatible, 2-wire serial interface. The MAX9767 is controlled through three logic inputs: MUTE, SHDN, INT (see the Selector Guide). The MAX9765 family features exceptional PSRR (95dB at 1kHz), allowing these devices to operate from noisy digital supplies without the need for a linear regulator. The speaker amplifiers use a BTL configuration. The MAX9765/MAX9766 main amplifiers are composed of an input amplifier and an output amplifier. Resistor R<sub>IN</sub> sets the input amplifier's gain, and resistor R<sub>F</sub> sets the output amplifier's gain. The output of these two amplifiers serves as the input to a slave amplifier configured as an inverting unity-gain follower. This results in two outputs, identical in magnitude, but 180° out of phase. The overall gain of the speaker amplifiers is twice the product of the two amplifier gains (see the *Gain-Setting Resistor* section). A unique feature of this architecture is that there is no phase inversion from input to output. The MAX9767 does not use a two-stage input amplifier and therefore has phase inversion from input to output. When configured as a headphone (single-ended) amplifier, the slave amplifier is disabled, muting the speaker and the main amplifier drives the headphone. The MAX9765/MAX9766/MAX9767 can deliver 700mW of continuous average power into a $4\Omega$ load with less than 1% THD+N in speaker mode. The MAX9765/MAX9766 can deliver 70mW of continuous average power into a $16\Omega$ load with less than 1% THD+N in headphone mode. The speaker amplifiers also feature thermal-overload and short-circuit current protection. All devices feature microphone amplifiers with both differential and single-ended inputs. Differential input is intended for use with internal microphones. Single-ended input is intended for use with external (auxiliary) microphones. The differential input configuration is particularly effective when layout constraints force the microphone amplifier to be physically remote from the ECM microphone and/or the rest of the audio circuitry. The MAX9766/MAX9767 feature a complementary output, creating an ideal interface with CODECs and other devices with differential inputs. All devices also feature an internal microphone bias generator. #### **Amplifier Common-Mode Bias** These devices feature an internally generated common-mode bias voltage of 1.5V referenced to GND. BIAS provides both click-and-pop suppression and sets the DC bias level for the audio signal. BIAS is internally connected to the noninverting input of each speaker amplifier (see the *Typical Application Circuit*). Choose the value of the bypass capacitor as described in the *BIAS Capacitor* section. #### Input Multiplexer The MAX9765/MAX9766 feature a 2:1 input multiplexer on the front end of each amplifier. The multiplexer is controlled by bit 1 in the control register. A logic low Figure 1. Using the Input Multiplexer for Gain Setting selects input IN\_1 and a logic high selects input IN\_2. Both right- and left-channel multiplexers are controlled by the same input. The input multiplexer can also be used to further expand the number of gain options available from the MAX9765/MAX9766. Connect the audio source to the device through two different input resistors for multiple gain configurations (Figure 1). Additionally, the input multiplexer allows a speaker equalization network to be switched into the speaker signal path. This is typically useful in optimizing acoustic response from speakers with small physical dimensions. #### **Mono Mode** The mono MAX9766 incorporates a mixer/attenuator (see the *Functional Diagram*). In speaker (mono) mode, the mixer/attenuator combines the two stereo inputs (INL\_ and INR\_) and attenuates the resultant signal by a factor of 2. This allows for full reproduction of a stereo signal through a single speaker while maintaining optimum headroom. The resistor connected between GAINM and OUTL+ sets the device gain in speaker mode. This allows the speaker amplifier to have a different gain and feedback network from the headphone amplifier. #### **Headphone Sense Disable Input** The headphone sensing function can be disabled by the HPS\_D bit (MAX9765/MAX9766). HPS\_D bit determines whether the device is in automatic-detection mode, or fixed-mode operation. #### **Headphone Sense Input (HPS)** When the MAX9765/MAX9766 are in automatic headphone-detection mode, the state of the headphone sense input (HPS) determines the operating mode of the device. A voltage on HPS less than $0.7 \times V_{DD}$ sets the device to speaker mode. A voltage greater than $0.9 \times V_{DD}$ disables the inverting bridge amplifier (OUT\_-), which mutes the speaker amplifier and sets the device into headphone mode. Connect HPS to the control pin of a 3-wire headphone jack as shown in Figure 2. With no headphone present, the resistive voltage-divider created by R1 and R2 sets the voltage on HPS to 44mV, setting the device to speaker mode. When a headphone plug is inserted into the jack, the control pin is disconnected from the tip contact, and HPS is pulled to VDD through R1, setting the device into headphone mode. Place a resistor in series with the control pin and HPS (R3) to prevent any audio signal from coupling into HPS when the device is in speaker mode. #### Shutdown The MAX9765/MAX9766/MAX9767 feature a 5µA, low-power shutdown mode that reduces quiescent current consumption and extends battery life. The drive and microphone amplifiers and the bias circuitry are disabled, the amplifier outputs (OUT\_/MIC\_) go high impedance, and BIAS and MICBIAS are driven to GND. The digital section of the MAX9765/MAX9766 remains active when the device is shut down through the interface. A logic high on bit 0 of the SHDN register places the MAX9765/MAX9766 in shutdown. A logic low enables the device. A logic low on the SHDN input places the devices into shutdown mode, disables the interface, and resets the I²C registers to a default state. A logic high on SHDN enables the devices. #### MUTE All devices feature a mute mode. When the device is muted, the input is disconnected from the amplifiers. MUTE only affects the power amplifiers, and does not shut down the device. The MAX9765/MAX9766 MUTE mode is selected by writing to the MUTE register (see Command Byte Definitions). The left and right channels can be independently muted. The MAX9767 features an active-high MUTE input that mutes both channels. #### INT/EXT The MAX9767 microphone amplifier input configuration is controlled by the INT/EXT input. A logic low In INT/EXT selects internal (differential) microphone mode. A logic high selects external (single-ended) mode. #### **Click-and-Pop Suppression** The MAX9765/MAX9766/MAX9767 feature Maxim's patented comprehensive click-and-pop suppression. During startup and shutdown, the common-mode bias voltage of the amplifiers is slowly ramped to and from the DC bias point using an S-shaped waveform. In headphone mode, this waveform shapes the frequency spectrum, minimizing the amount of audible components present at the headphone. In speaker mode, the BTL amplifiers start up in the same fashion as in headphone mode. When entering shutdown, both amplifier outputs ramp to GND quickly and simultaneously. The devices can also be connected to a standby power source that ensures that the device undergoes its full shutdown cycle even after power has been removed. The value of the capacitor on the BIAS pin affects the click-and-pop energy. For optimum click/pop performance, use a 1µF capacitor. #### Standby Power Supply (SVDD) The MAX9765/MAX9766/MAX9767 feature a patented system that provides clickless power-down when power is removed from the device. SV<sub>DD</sub> is an **optional** secondary supply that powers the device through its shutdown cycle when V<sub>DD</sub> is removed. During this cycle, the amplifier output DC level slowly ramps to GND, ensuring clickless power-down. If clickless power-down is required, connect SV<sub>DD</sub> to either a secondary power supply that is always on, or connect a reservoir capacitor from SV<sub>DD</sub> to GND. SV<sub>DD</sub> does not need to be connected to either a secondary power supply or reservoir capacitor for normal device operation. If click-and-pop suppression during power-down is not required, connect SV<sub>DD</sub> to V<sub>DD</sub> directly. The clickless power-down cycle only occurs when the device is in headphone mode. The speaker mode is inherently clickless, the differential architecture cancels the DC shift across the speaker. The MAX9765/MAX9766/MAX9767 BTL outputs are pulled to GND quickly and simultaneously, resulting in no audible components. If the MAX9765/MAX9766/MAX9767 are only used as speaker amplifiers, then reservoir capacitors or secondary supplies are not necessary. When using a reservoir capacitor, a 220µF capacitor provides optimum charge storage for the shutdown cycle for all conditions. If a smaller reservoir capacitor is desired, decrease the size of CBIAS. A smaller CBIAS causes the output DC level to decay at a faster rate, increasing the audible content at the speaker, but reducing the duration of the shutdown cycle. #### **Digital Interface** The MAX9765/MAX9766 feature an I<sup>2</sup>C/SMBus-compatible 2-wire serial interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate bidirectional communication between the MAX9765/MAX9766 and the master at clock rates up to 400kHz. Figure 3 shows the 2-wire interface timing diagram. The MAX9765/MAX9766 are transmit/receive Figure 2. HPS Configuration Circuit slave-only devices, relying upon a master to generate a clock signal. The master (typically a microcontroller) initiates data transfer on the bus and generates SCL to permit that transfer. A master device communicates to the MAX9765/MAX9766 by transmitting the proper address followed by a command and/or data words. Each transmit sequence is framed by a START (S) or REPEATED START (S<sub>r</sub>) condition and a STOP (P) condition. Each word transmitted over the bus is 8 bits long and is always followed by an acknowledge clock pulse. The MAX9765/MAX9766 SDA and SCL amplifiers are open-drain outputs requiring a pullup resistor to generate a logic-high voltage. Series resistors in line with SDA and SCL are optional. These series resistors protect the input stages of the devices from high-voltage spikes on the bus lines, and minimize crosstalk and undershoot of the bus signals. #### Bit Transfer One data bit is transferred during each SCL clock cycle. The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is high are control signals (see the *START and STOP Conditions* section). SDA and SCL idle high when the I<sup>2</sup>C bus is not busy. #### START and STOP Conditions When the serial interface is inactive, SDA and SCL idle high. A master device initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 4). A START condition from the master signals the beginning of a transmission to the MAX9765/MAX9766. The master terminates transmission by issuing the STOP condition; this frees the bus. If a REPEAT-ED START condition is generated instead of a STOP Figure 3. 2-Wire Serial Interface Timing Diagram condition, the bus remains active. When a STOP condition or incorrect address is detected, the MAX9765/MAX9766 internally disconnects SCL from the serial interface until the next START condition, minimizing digital noise and feedthrough. #### Early STOP Conditions The MAX9765/MAX9766 recognize a STOP condition at any point during the transmission except if a STOP condition occurs in the same high pulse as a START condition (Figure 5). This condition is not a legal I<sup>2</sup>C format; at least one clock pulse must separate any START and STOP conditions. #### **REPEATED START Conditions** A REPEATED START $(S_r)$ condition may indicate a change of data direction on the bus. Such a change occurs when a command word is required to initiate a read operation. $S_r$ may also be used when the bus master is writing to several I<sup>2</sup>C devices and does not want to relinquish control of the bus. The MAX9765/MAX9766 serial interface supports continuous write operations with or without an $S_r$ condition separating them. Continuous read operations require $S_r$ conditions because of the change in direction of data flow. #### Acknowledge Bit (ACK) The acknowledge bit (ACK) is the ninth bit attached to any 8-bit data word. The receiving device always generates ACK. The MAX9765/MAX9766 generate an ACK when receiving an address or data by pulling SDA low during the ninth clock period. When transmitting data, the MAX9765/MAX9766 wait for the receiving device to generate an ACK. Monitoring ACK allows for detection of unsuccessful data transfer occurs if a receiving device is busy or if a sys- Figure 4. START/STOP Conditions tem fault has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time. #### Slave Address The bus master initiates communication with a slave device by issuing a START condition followed by a 7-bit slave address (Figure 6). When idle, the MAX9765/MAX9766 wait for a START condition followed by its slave address. The serial interface compares each address value bit-by-bit, allowing the interface to power down immediately if an incorrect address is detected. The LSB of the address word is the Read/Write (R/W) bit. R/W indicates whether the master is writing to or reading from the MAX9765/MAX9766 (R/W = 0 selects the write condition, R/W = 1 selects the read condition). After receiving the proper address, the MAX9765/MAX9766 issue an ACK by pulling SDA low for one clock cycle. The MAX9765 has a factory/user-programmed address (Table 2). The MAX9766 has a factory-programmed address: 1001011. Figure 5. Early STOP Condition Figure 6. Slave Address Byte Definition #### Write Data Format There are three registers that configure the MAX9765/MAX9766: the MUTE register, SHDN register, and control register. In write data mode ( $R\overline{W}=0$ ), the register address and data byte follow the device address (Figure 7). #### **MUTE Register** The MUTE register (01hex) is a read/write register that sets the MUTE status of the device. Bit 3 (MUTEL) of the MUTE register controls the left channel, bit 4 (MUTER) controls the right channel. A logic high mutes the respective channel, a logic low brings the channel out of mute. #### SHDN Register The SHDN register (02hex) is a read/write register that controls the power-up state of the device. A logic high in bit 0 of the SHDN register shuts down the device; a logic low turns on the device. A logic high is required in bits 2 to 7 to reset all registers to their default register settings. Table 1. HPS Setting (MAX9765/MAX9766) | HPS_D BIT | HPS | SPKR/<br>HP BIT | MODE | |-----------|-----|-----------------|------| | 0 | 0 | X | BTL | | 0 | 1 | X | SE | | 1 | X | 0 | BTL | | 1 | X | 1 | SE | Table 2. I<sup>2</sup>C Slave Addresses | ADD CONNECTION | I <sup>2</sup> C ADDRESS | |-----------------|--------------------------| | GND | 100 1000 | | V <sub>DD</sub> | 100 1001 | | SDA | 100 1010 | | SCL | 100 1011 | **Table 3. MUTE Register Format** | | ISTER<br>PRESS | 0000 0001 | | | | | | | |-----|----------------|------------|----------------------|--|--|--|--|--| | BIT | NAME | VALUE | DESCRIPTION | | | | | | | 7 | Χ | Don't Care | _ | | | | | | | 6 | X | Don't Care | _ | | | | | | | 5 | Χ | Don't Care | _ | | | | | | | 4 | MUTER | 0* | Unmute right channel | | | | | | | 4 | MUTER | 1 | Mute right channel | | | | | | | 3 | MUTEL | 0* | Unmute left channel | | | | | | | 3 | IVIOTEL | 1 | Mute left channel | | | | | | | 2 | Χ | Don't Care | _ | | | | | | | 1 | Χ | Don't Care | _ | | | | | | | 0 | X | Don't Care | _ | | | | | | <sup>\*</sup>Default state. #### Control Register The control register (03hex) is a read/write register that determines the device configuration. Bit 1 (IN1/IN2) controls the input multiplexer, a logic high selects input 1, a logic low selects input 2. Bit 2 (HPS\_EN) controls the headphone sensing. A logic low configures the device in automatic headphone detection mode. A logic high disables the HPS input. Bit 3 (INT/EXT) controls the microphone amplifier inputs. A logic low selects differential (internal) input mode. A logic high selects single-ended (external) input mode. Bit 4 (SPKR/HP) selects the amplifier operating mode when **Table 4. SHDN Register Format** | | GISTER<br>DRESS | 0 | 000 0010 | | | | | |-----|-----------------|------------|------------------|--|--|--|--| | BIT | NAME | VALUE | DESCRIPTION | | | | | | 7 | RESET | 0* | _ | | | | | | / | RESET | 1 | Reset device | | | | | | 6 | RESET | 0* | _ | | | | | | O | RESET | 1 | Reset device | | | | | | _ | DECET | 0* | _ | | | | | | 5 | RESET | 1 | Reset device | | | | | | 4 | RESET | 0* | _ | | | | | | 4 | NESET | 1 | Reset device | | | | | | 3 | RESET | 0* | _ | | | | | | S | RESET | 1 | Reset device | | | | | | 2 | DECET | 0* | _ | | | | | | | RESET | 1 | Reset device | | | | | | 1 | Χ | Don't Care | _ | | | | | | 0 | SHDN | 0* | Normal operation | | | | | | 0 | SUDIN | 1 | Shutdown | | | | | <sup>\*</sup>Default state. **Table 5. Control Register Format** | | EGISTER<br>DDRESS | | 0000 0011 | | | | | | |-----|-------------------|------------|------------------------------------------------------------|--|--|--|--|--| | BIT | NAME | VALUE | DESCRIPTION | | | | | | | 7 | MG2 | | Microphone amplifier | | | | | | | 6 | MG1 | | gain set; 3-bit code sets | | | | | | | 5 | MG0 | | the gain of the microphone amplifiers (Table 6) | | | | | | | | | 0* | Speaker mode selected | | | | | | | 4 | SPKR/HP | 1 | Headphone mode selected | | | | | | | | | 0* | Differential input selected | | | | | | | 3 | ĪNT/EXT | 1 | Single-ended input selected | | | | | | | | | 0* | Automatic headphone detection enabled | | | | | | | 2 | HPS_D | 1 | Automatic headphone<br>detection disabled<br>(HPS ignored) | | | | | | | 1 | ĪN1/IN2 | 0* | Input 1 selected | | | | | | | _ ' | IIN I/IINZ | 1 | Input 2 selected | | | | | | | 0 | X | Don't Care | _ | | | | | | | S | ADDRESS | WR | ACK | COMMAND | DATA | ACK | Р | | |---|-------------------------------------------|----|-----|---------------------------------------------------|-------|--------|---------|---| | | 7 BITS | | | 8 BITS | | 8 BITS | | 1 | | | I <sup>2</sup> C SLAVE ADD<br>SELECTS DEV | | | REGISTER ADDRE<br>SELECTS REGISTER<br>WRITTEN TO. | TO BE | REGIST | ER DATA | | | S | ADDRESS | WR | ACK | COMMAND | ACK | S | ADDRESS | WR | ACK | DATA | Р | |---|-------------------------------------------|----|-----|------------------------------------------------|-----|---|--------------------------------------------|----|-----|-----------------------------|---| | | 7 BITS | | | 8 BITS | | | 7 BITS | | | 8 BITS | 1 | | | I <sup>2</sup> C SLAVE ADD<br>SELECTS DE\ | | | REGISTER ADDRI<br>SELECTS REGIS<br>TO BE READ. | TER | | I <sup>2</sup> C SLAVE ADDI<br>SELECTS DEV | | | DATA FROM<br>SELECTED REGIS | | Figure 7. Write/Read Data Format Example HPS\_EN = 1. A logic high selects speaker mode, a logic low selects headphone mode. Bits 5 to 7 (MG0-2) control the gain of the microphone amplifiers (Table 5). #### Read Data Format In read mode ( $R/\overline{W}$ = 1), the MAX9765/MAX9766 write the contents of the selected register to the bus. The direction of the data flow reverses following the address acknowledge by the MAX9765/MAX9766. The master device reads the contents of all registers, including the read-only status register. Table 7 shows the status register format. Figure 7 shows an example read data sequence. **Table 6. Microphone Gain Setting** | MG2 | MG1 | MG0 | MAX9765<br>DIFF GAIN (dB) | MAX9766<br>DIFF GAIN (dB) | SINGLE-ENDED GAIN (dB) | |-----|-----|-----|---------------------------|---------------------------|------------------------| | 0* | 0* | 0* | 4 | 10 | 10 | | 0 | 0 | 1 | 9 | 15 | 15 | | 0 | 1 | 0 | 14 | 20 | 20 | | 0 | 1 | 1 | 19 | 25 | 25 | | 1 | 0 | 0 | 24 | 30 | 29 | | 1 | 0 | 1 | 29 | 35 | 34 | | 1 | 1 | 0 | 34 | 40 | 36 | | 1 | 1 | 1 | 39 | 45 | 40 | <sup>\*</sup>Default state. #### I<sup>2</sup>C Compatibility The MAX9765/MAX9766 are compatible with existing I<sup>2</sup>C systems. SCL and SDA are high-impedance inputs; SDA has an open drain that pulls the data line low during the ninth clock pulse. The communication protocol supports the standard I<sup>2</sup>C 8-bit communications. The general call address is ignored. The MAX9765/MAX9766 addresses are compatible with the 7-bit I<sup>2</sup>C addressing protocol only. No 10-bit formats are supported. ### Applications Information #### **BTL Amplifiers** The MAX9765/MAX9766/MAX9767 feature speaker amplifiers designed to drive a load differentially, a configuration referred to as bridge-tied load (BTL). The BTL configuration (Figure 8) offers advantages over the single-ended configuration, where one side of the load is connected to ground. Driving the load differentially doubles the output voltage compared to a single-ended amplifier under similar conditions. Thus, the devices' differential gain is twice the closed-loop gain of the input amplifier. The effective gain is given by: $$A_{VD} = 2 \times \frac{R_F}{R_{IN}}$$ Substituting 2 x V<sub>OUT(P-P)</sub> for V<sub>OUT(P-P)</sub> into the following equations yields four times the output power due to doubling of the output voltage: $$V_{RMS} = \frac{V_{OUT(P-P)}}{2\sqrt{2}}$$ $$P_{OUT} = \frac{V_{RMS}^{2}}{P_{L}}$$ Since the outputs are differential, there is no net DC voltage across the load. This eliminates the need for DC-blocking capacitors required for single-ended amplifiers. These capacitors can be large, expensive, consume board space, and degrade low-frequency performance. #### Single-Ended Headphone Amplifier The MAX9765/MAX9766 can be configured as single-ended headphone amplifiers through software or by sensing the presence of a headphone plug (HPS). In headphone mode, the inverting output of the BTL amplifier is disabled, muting the speaker. The gain is 1/2 that of the device in speaker mode, and the output power is reduced by a factor of 4. In headphone mode, the load must be capacitively coupled to the device, blocking the DC bias voltage from the load (see the *Typical Application Circuit* and the *Output-Coupling Capacitor* section). #### **Microphone Amplifiers** #### Differential Microphone Amplifier The MAX9765/MAX9766/MAX9767 feature a low-noise, high CMRR, differential input microphone amplifier. The differential input structure is almost essential in noisy digital systems where amplification of low-amplitude analog signals is necessary such as notebooks and PDAs. When properly employed, the differential input architecture offers the following advantages: Table 7. Status Register Format | REGISTER | RADDRESS | | 0000 0000 | |----------|----------|------------|--------------------------------------------| | BIT | NAME | VALUE | DESCRIPTION | | 7 | THRM | 0 | Device temperature below thermal limit | | / | ILIUN | 1 | Device temperature exceeding thermal limit | | | AMDD | 0 | OUTR- current below current limit | | 6 | AMPR- | 1 | OUTR- current exceeding current limit | | Г | AMDD. | 0 | OUTR+ current below current limit | | 5 | AMPR+ | 1 | OUTR+ current exceeding current limit | | 4 | AMDI | 0 | OUTL- current below current limit | | 4 | AMPL- | 1 | OUTL- current exceeding current limit | | 3 | AMPL+ | 0 | OUTL+ current below current limit | | 3 | AIVIPL+ | 1 | OUTL+ current exceeding current limit | | 0 | LIDOTO | 0 | Device in speaker mode | | 2 | HPSTS | 1 | Device in headphone mode | | 1 | X | Don't Care | _ | | 0 | Х | Don't Care | - | - Improved PSRR. - Higher ground noise immunity. - Microphone and preamplifier can be placed physically farther apart, easing PC board layout requirements #### Common-Mode Rejection Ratio Common-mode rejection ratio (CMRR) refers to an amplifier's ability to reject any signal applied equally to both inputs. In the case of amplifying a low-level microphone signal in noisy digital environments, CMRR is a key figure of merit. In audio circuits, CMRR is given by: $$CMRR(dB) = \frac{A_{DM}}{A_{CM}} = \frac{V_{INDIFF}}{\Delta V_{INCM}}$$ where $A_{DM}$ is the differential gain, $A_{CM}$ is the common-mode gain, $\Delta V_{INCM}$ is the change in input common-mode voltage (IN+ and IN- connected together), and $V_{INDIFF}$ is the differential input voltage. Typical input voltage magnitudes are small enough such that the output is not clipped in either differential or common-mode application. The MAX9765/MAX9766/MAX9767 differential microphone amplifier architecture CMRR actually improves as ADM increases—an additional advantage to the use of differential inputs. Figure 8. Bridge-Tied Load Configuration #### **Power Dissipation and Heat Sinking** Under normal operating conditions, the MAX9765/MAX9766/MAX9767 can dissipate a significant amount of power. The maximum power dissipation for each package is given in the *Absolute Maximum Ratings* section under Continuous Power Dissipation or can be calculated by the following equation: $$P_{DISSPKG(MAX)} = \frac{T_{J(MAX)} - T_{A}}{\theta_{JA}}$$ where $T_{J(MAX)}$ is +150°C, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the reciprocal of the derating factor in °C/W as specified in the *Absolute Maximum Ratings* section. For example, $\theta_{\text{JA}}$ of the QFN package is +42°C/W. The increase in power delivered by the BTL configuration directly results in an increase in internal power dissipation over the single-ended configuration. The maximum power dissipation for a given VDD and load is given by the following equation: $$P_{DISS(MAX)} = \frac{2V_{DD}^2}{\pi^2 R_L}$$ If the power dissipation for a given application exceeds the maximum allowed for a given package, either reduce V<sub>DD</sub>, increase load impedance, decrease the ambient temperature, or add heatsinking to the device. Large output, supply, and ground PC board traces improve the maximum power dissipation in the package. Thermal-overload protection limits total power dissipation in these devices. When the junction temperature exceeds +150°C, the thermal-protection circuitry disables the amplifier output stage. The amplifiers are enabled once the junction temperature cools by 8°C. This results in a pulsing output under continuous thermal-overload conditions as the device heats and cools. ### **Component Selection** #### Gain-Setting Resistors External feedback components set the gain of the MAX9765/MAX9766/MAX9767. Resistor R<sub>IN</sub> sets the gain of the input amplifier (A<sub>VIN</sub>) and resistor R<sub>F</sub> sets the gain of the second-stage amplifier (A<sub>VOUT</sub>): $$A_{VIN} = -\left(\frac{15k\Omega}{R_{IN}}\right), \ A_{VOUT} = -\left(\frac{R_F}{15k\Omega}\right)$$ Combining AVIN and AVOUT, RIN and RF set the single-ended gain of the device as follows: $$A_{V} = A_{VIN} \times A_{VOUT} = -\left(\frac{15k\Omega}{R_{IN}}\right) \times -\left(\frac{R_{F}}{15k\Omega}\right) = +\left(\frac{R_{F}}{R_{IN}}\right)$$ (MAX9765/MAX9766) $$A_{VIN} = -\frac{R_F}{R_{IN}} \quad (MAX9767)$$ As shown, the two-stage amplifier architecture results in a noninverting gain configuration, preserving relative phase through the MAX9765/MAX9766. The gain of the device in BTL mode is twice that of the single-ended mode. Choose $R_{IN}$ between $10k\Omega$ and $15k\Omega$ and $R_F$ between $15k\Omega$ and $100k\Omega$ . #### Input Filter The input capacitor ( $C_{IN}$ ), in conjunction with $R_{IN}$ , forms a highpass filter that removes the DC bias from an incoming signal. The AC-coupling capacitor allows the amplifier to bias the signal to an optimum DC level. Assuming zero-source impedance, the -3dB point of the highpass filter is given by: $$f_{-3dB} = \frac{1}{2\pi R_{IN} C_{IN}}$$ Choose R<sub>IN</sub> according to the *Gain-Setting Resistors* section. Choose the C<sub>IN</sub> such that f<sub>-3dB</sub> is well below the lowest frequency of interest. Setting f<sub>-3dB</sub> too high affects the amplifier's low-frequency response. Use capacitors whose dielectrics have low-voltage coefficients, such as tantalum or aluminum electrolytic. Capacitors with high-voltage coefficients, such as ceramics, may result in an increased distortion at low frequencies. Other considerations when designing the input filter include the constraints of the overall system, the actual frequency band of interest, and click-and-pop suppression. Although high-fidelity audio calls for a flat gain response between 20Hz and 20kHz, portable voice-reproduction devices such as cellular phones and two-way radios need only concentrate on the frequency range of the spoken human voice (typically 300Hz to 3.5kHz). In addition, speakers used in portable devices typically have a poor response below 150Hz. Taking these two factors into consideration, the input filter may not need to be designed for a 20Hz to 20kHz response, saving both board space and cost due to the use of smaller capacitors. #### Output-Coupling Capacitor The MAX9765/MAX9766/MAX9767 require output-coupling capacitors to operate in single-ended (headphone) mode. The output-coupling capacitor blocks the DC component of the amplifier output, preventing DC current from flowing to the load. The output capacitor and the load impedance form a highpass filter with a -3dB point determined by: $$f_{-3dB} = \frac{1}{2\pi R_L C_{OUT}}$$ As with the input capacitor, choose C<sub>OUT</sub> such that f<sub>-3dB</sub> is well below the lowest frequency of interest. Setting f<sub>-3dB</sub> too high affects the amplifier's low-frequency response. Load impedance is a concern when choosing C<sub>OUT</sub>. Load impedance can vary, changing the -3dB point of the output filter. A lower impedance increases the corner frequency, degrading low-frequency response. Select C<sub>OUT</sub> such that the worst-case load/C<sub>OUT</sub> combination yields an adequate response. Select capacitors with low ESR. #### **BIAS Capacitor** BIAS is the output of the internally generated 1.5VDC bias voltage. The BIAS bypass capacitor, CBIAS, improves PSRR and THD+N by reducing power supply and other noise sources at the common-mode bias node, and also generates the clickless/popless, start-up/shutdown DC bias waveforms for the speaker amplifiers. Bypass BIAS with a 1µF capacitor to GND. Smaller capacitor values produce faster turn-on/off times and may impact the click/pop levels. #### Supply Bypassing Proper power-supply bypassing ensures low-noise, low-distortion performance. Place a 0.1µF ceramic capacitor from V<sub>DD</sub> to GND. Add additional bulk capacitance as required by the application. Bypass PV<sub>DD</sub> with a 100µF capacitor to GND. Locate bypass capacitors as close to the device as possible. #### **Layout and Grounding** Good PC board layout is essential for optimizing performance. Use large traces for the power-supply inputs and amplifier outputs to minimize losses due to parasitic trace resistance, as well as route heat away from the device. Good grounding improves audio performance, minimizes crosstalk between channels, and prevents any digital switching noise from coupling into the audio signal. If digital signal lines must cross over or under audio signal lines, ensure that they cross perpendicular to each other. The MAX9765/MAX9766/MAX9767 thin QFN packages feature exposed thermal pads on their undersides. This pad lowers the package's thermal resistance by providing a direct heat conduction path from the die to the printed circuit board. Connect the pad to signal ground by using a large pad, or multiple vias to the ground plane. ### **Typical Application Circuit** 26 \_\_\_\_\_\_ /I/XI//I ### **Functional Diagrams** ### **Functional Diagrams (continued)** **Functional Diagrams (continued)** ### **Pin Configurations** ### **Selector Guide** | PART | CONTROL<br>INTERFACE | SPEAKER<br>AMPLIFIER | INPUT<br>MULTIPLEXER | HEADPHONE<br>AMPLIFIER | MICROPHONE<br>AMPLIFIER<br>OUTPUT | |---------|-----------------------------|----------------------|----------------------|------------------------|-----------------------------------| | MAX9765 | I <sup>2</sup> C compatible | Stereo | ✓ | Stereo | Single ended | | MAX9766 | I <sup>2</sup> C compatible | Mono | ✓ | Stereo | Differential | | MAX9767 | Parallel | Stereo | _ | _ | Differential | ### **Chip Information** MAX9765 TRANSISTOR COUNT: 4829 MAX9766 TRANSISTOR COUNT: 4533 MAX9767 TRANSISTOR COUNT: 4731 PROCESS: BiCMOS MIXIM ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) | COMMON DIMENSIONS | | | | | | | | | | | EXF | POSED | OSED PAD VARIATIONS | | | | | | | | | | |---------------------------|--------------------------------------|----------------------------------|-----------------------------------|---------------------------|---------------------------|------------------------------|----------------------------|--------------------------|------------------|----------------|--------|-----------|---------------------|-----------|------|--------|--------|--------|---------|--------|------------|------------------| | PKG. | 1 | 6L 5x | 5 | 2 | 20L 5: | <b>(</b> 5 | 28L 5x5 | | | 32L 5x5 | | | | PKG | | D2 | | | E2 | | L | DOWN | | SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX | | CODES | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | ±0.15 | BONDS<br>ALLOWED | | Α | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.8 | | T1655-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.0 | | T1655-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | YES | | A3 | 0 | 20 RF | F | 0 | 20 RF | F | 0: | 20 RF | F | 0 | 20 RF | F | | T1655N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | b | 0.25 | | | | | | 0.20 | | _ | - | | - | | T2055-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | D | | 5.00 | - | 4.90 | | | - | - | | 4.90 | - | - | | T2055-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | YES | | F | 4.90 | | _ | _ | | - | 4.90 | | _ | _ | 5.00 | - | | T2055-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | e | | 80 BS | - | _ | 65 B | | | 50 BS | | | .50 B | - | | T2055-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | 0.40 | Y | | k | 0.25 | 00 00 | | 0.25 | 1 | Ĭ. | 0.25 | 00 00 | | 0.25 | T | Ť. | | T2855-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | NO | | 1 | | 0.40 | - | 0.20 | 0.55 | 0.65 | 0.25 | 0.55 | 0.65 | | 0.40 | 0.5 | | T2855-2 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | NO | | | 0.30 | | 0.50 | 0.45 | - | 0.05 | 0.45 | 0.55 | 0.05 | 0.30 | | 0.5 | | T2855-3 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | YES | | L1 | - | - | <u> </u> | - | - | - | - | - | - | - | - | - | | T2855-4 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | YES | | N | | 16 | | <u> </u> | 20 | | | 28 | | _ | 32 | | | T2855-5 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | NO | | ND | | 4 | | | 5 | | 7 | | | 8 | | | | T2855-6 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | NO | | NE | | 4 | | <u> </u> | 5 | | | 7 | | 8 | | T2855-7 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | YES | | | | JEDEC | ١ | NHHE | 3 | | WHH | 2 | V | VHHD | -1 | \ | NHHD | 1-2 | | T2855-8 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | 0.40 | Y | | | | | | | | | | | | | | | | T2855N-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | N | | TES: | | 0 0 7 | | NONO | | | | | -11.40 | | | | | T3255-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | . DIMEN | | | | | | | | | | | | | | T3255-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | YES | | 2. ALL DII | | | | | | | LES AR | E IN D | EGRE | ES. | | | | T3255-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | B. NISTI | IE TOT | AL NU | MBER | OF TE | RMINA | LS. | | | | | | | | T3255N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | THE TE CONFO OPTIO IDENTI | ORM TO<br>NAL, B<br>FIER N<br>SION b | JESE<br>JT MU<br>IAY BE<br>APPLI | 95-1 S<br>ST BE<br>EITHE<br>ES TO | SPP-01<br>LOCAT<br>ER A M | 12. DE<br>TED W<br>IOLD C | TAILS (<br>ITHIN T<br>IR MAR | OF TER<br>THE ZO<br>KED FE | MINAL<br>NE INE<br>EATUR | #1 IDI<br>DICATE | NTIFI<br>D. TH | ER ARI | E<br>MINA | m ANI | O 0.30 mm | | | | ** | SEE CO | MMON E | DIMENSIC | NS TABLE | | B ND AN | | | | E NUM | IBER C | F TER | MINALS | ON E | ACH E | AND | E SIDE | RES | VELY. | | | | | | | | | | | 7. DEPOR | ULATI | ON IS I | POSSIE | BLE IN | A SYN | METR | CAL FA | SHIO | ٧. | | | | | | | | | | | | | | | COPLA | NARIT | Y APPI | LIES TO | O THE | EXPO | SED HE | AT SIN | IK SLU | IG AS | WELL | AS THE | E TER | S. | | | | | | | | | | | 9. DRAWI<br>T2855- | | | | JEDE( | C MO2 | 20, EX | CEPT E | XPOS | ED PA | D DIMI | ENSION | N FO | 5-1, | | | | DAI | LA | S / | | <u>/ `</u> | <1/1 | | . WARPA | GE SH | ALL N | OT EX | CEED ( | 0.10 mi | m. | | | | | | | | | | 1907 | BEMICO | NDUCTO | R 🖋 | er e. | | | | MARKII | IG IS F | OR PA | CKAG | E ORIE | ENTAT | ON RE | FEREN | CE ON | ILY. | | | | | | | TITUE: | PACK | AGE OL | JTLINE. | | | | | . NUMBE | D OF I | EADS | CHOM | AL ADE | FOR I | orren | ENCE ( | DAIL M | | | | | | | | 1 | | | | OEN E | 5x0.8mm | | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.