## INTEGRATED CIRCUITS # DATA SHEET SA56614-XX CMOS system reset Product data Supersedes data of 2001 Apr 24 File under Integrated Circuits, Standard Analog ## **CMOS** system reset SA56614-XX #### **GENERAL DESCRIPTION** The SA56614-XX is a CMOS device designed to generate a reset signal for a variety of microprocessor and logic systems. Accurate reset signals are generated during momentary power interruptions, or whenever power supply voltages sag to intolerable levels. Several reset threshold versions of the device are available. A totem-pole output topology is incorporated to provide both current source and sink capability to the user. SA56614-XX is available in the SOT23-5 surface mount package. #### **FEATURES** - 12 V<sub>DC</sub> maximum operating voltage - Low operating voltage (0.65 V) - Totem pole CMOS output - Offered in reset thresholds of 2.0, 2.7, 2.8, 2.9, 3.0, 3.1, 4.2, 4.3, 4.4, 4.5, 4.6, 4.7 V<sub>DC</sub> - Available in SOT23-5 surface mount package #### **APPLICATIONS** - Microcomputer systems - Logic systems - Battery monitoring systems - Back-up power supply circuits - Voltage detection circuits ## SIMPLIFIED SYSTEM DIAGRAM Figure 1. Simplified system diagram. ## CMOS system reset SA56614-XX ## **ORDERING INFORMATION** | TYPE NUMBER | PACKAGE | | TEMPERATURE | |-----------------------|---------------------|------------------------------------------------------------------|---------------| | I TPE NOWIBER | NAME | DESCRIPTION | RANGE | | SA56614- <b>XX</b> GW | SOT23-5, SOT25, SO5 | plastic small outline package; 5 leads (see dimensional drawing) | –40 to +85 °C | #### NOTE: The device has twelve detection voltage options, indicated by the XX on the 'Type number'. | XX | DETECT VOLTAGE (Typical) | |----|--------------------------| | 20 | 2.0 V | | 27 | 2.7 V | | 28 | 2.8 V | | 29 | 2.9 V | | 30 | 3.0 V | | 31 | 3.1 V | | 42 | 4.2 V | | 43 | 4.3 V | | 44 | 4.4 V | | 45 | 4.5 V | | 46 | 4.6 V | | 47 | 4.7 V | ## Part number marking Each package is marked with a four letter code. The first three letters designate the product. The fourth letter, represented by 'x', is a date tracking code. For example, AALB is device AAW (the SA56614-28 reset) produced in time period 'B'. | Part number | Marking | |-------------|---------| | SA56614-20 | AAUx | | SA56614-27 | AAVx | | SA56614-28 | AAWx | | SA56614-29 | AAXx | | SA56614-30 | AAYx | | SA56614-31 | AAZx | | SA56614-42 | АВАх | | SA56614-43 | АВВх | | SA56614-44 | ABCx | | SA56614-45 | ABDx | | SA56614-46 | ABEx | | SA56614-47 | ABFx | ## **PIN CONFIGURATION** Figure 2. Pin configuration. ## **PIN DESCRIPTION** | PIN | SYMBOL | DESCRIPTION | |-----|------------------|--------------------------| | 1 | V <sub>OUT</sub> | Reset HIGH output. | | 2 | $V_{DD}$ | Positive supply. | | 3 | $V_{SS}$ | Ground. Negative supply. | | 4 | N/C | No connection. | | 5 | N/C | No connection. | ## **MAXIMUM RATINGS** | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |-------------------|-----------------------|------|-----------------------|------| | V <sub>DD</sub> | Power supply voltage | -0.3 | 12 | V | | V <sub>OUT</sub> | Output voltage | - | V <sub>SS</sub> - 0.3 | V | | I <sub>OUT</sub> | Output current | _ | 50 | mA | | T <sub>oper</sub> | Operating temperature | -40 | 85 | °C | | T <sub>stg</sub> | Storage temperature | -40 | 125 | °C | | Р | Power dissipation | _ | 150 | mW | # CMOS system reset SA56614-XX ## DC ELECTRICAL CHARACTERISTICS Characteristics measured with $T_{amb}$ = 25 $^{\circ}C,$ unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN. | TYP. | MAX. | UNIT | |--------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------|---------------------|-------------------|----------------------|------| | Vs | Reset detection threshold | | | V <sub>S</sub> – 2% | Vs | V <sub>S</sub> + 2% | V | | ΔV <sub>S</sub> | Hysteresis | $V_{DD} = 0 \text{ V} \rightarrow V_{S} + 1.0 \text{ V} \rightarrow 0 \text{ V}$ | 1 | $V_S \times 0.03$ | $V_S \times 0.05$ | V <sub>S</sub> ×0.08 | V | | V <sub>S</sub> /∆T | Threshold voltage temperature coefficient | $-40 ^{\circ}\text{C} \le \text{T}_{\text{amb}} \le +85 ^{\circ}\text{C}$ | Fig. 16 | - | ±0.01 | - | %/°C | | I <sub>CC</sub> | Supply current | $V_{DD} = V_{S} + 1.0 V$ | | _ | 0.25 | 1.0 | μΑ | | I <sub>OH</sub> | I <sub>DS</sub> leakage current when OFF | $V_{DD} = V_{DS} = 10 \text{ V}$ 3 Fig. 18 | | - | _ | 0.1 | μА | | I <sub>NDS1</sub> | N-channel I <sub>DS</sub> output sink current 1 | $V_{DD} = 1.2 \text{ V}; V_{DS} = 0.5 \text{ V}$ | | -0.23 | -1.4 | _ | mA | | I <sub>NDS2</sub> | N-channel $I_{DS}$ output sink current 2 (for $V_S > 2.6 \text{ V}$ ) | $V_{DS} = 0.5 \text{ V}; V_{DD} = 2.4 \text{ V}$ | 2<br>Fig. 17 | -1.6 | -8.3 | - | mA | | I <sub>NDS3</sub> | N-channel $I_{DS}$ output sink current 3 (for $V_S > 3.9 \text{ V}$ ) | $V_{DS} = 0.5 \text{ V}; V_{DD} = 3.6 \text{ V}$ | | -3.2 | -14.7 | - | mA | | I <sub>PDS1</sub> | P-channel $I_{DS}$ output source current 1 (for $V_S < 4.0 \text{ V}$ ) | $V_{DS} = 0.5 \text{ V}; V_{DD} = 4.8 \text{ V}$ | | 0.36 | 2.1 | - | mA | | I <sub>PDS2</sub> | P-channel $I_{DS}$ output source current 2 (for $V_S < 5.7 \text{ V}$ ) | $V_{DS} = 0.5 \text{ V}; V_{DD} = 6.0 \text{ V};$<br>$4.0 \text{ V} < V_{S} < 5.7 \text{ V}$ | 3<br>Fig. 18 | 0.46 | 2.5 | - | mA | | I <sub>PDS3</sub> | P-channel $I_{DS}$ output source current 3 (for $V_S < 5.7 \text{ V}$ ) | V <sub>DS</sub> = 0.5 V; V <sub>DD</sub> = 8.4 V | | 0.59 | 3.3 | _ | mA | ## CMOS system reset SA56614-XX #### **TYPICAL PERFORMANCE CURVES** Figure 3. Supply current versus temperature. Figure 5. Detection hysteresis versus temperature. Figure 7. Output voltage versus supply voltage. Figure 4. Detection threshold versus temperature. Figure 6. Output FET current versus temperature. Figure 8. Supply current versus supply voltage. # CMOS system reset SA56614-XX Figure 9. Propagation delay versus output load C. Figure 11. Propagation delay measurement circuit. Figure 10. Propagation delay measurements. ## CMOS system reset SA56614-XX #### TECHNICAL DESCRIPTION The SA56614-XX is a CMOS device designed to monitor the system's power source and provide a system reset function in the event the supply voltage sags below an acceptable level for the system to reliably operate. The SA56614 generates a compatible reset signal for a wide variety of microprocessor and logic systems. The device can operate at voltages up to 12 volts. The series includes several versions providing precision threshold voltage reset values of 2.0, 2.7, 2.8, 2.9, 3.0, 3.1, 4.2, 4.6, and 4.7 V. The reset threshold incorporates a typical hysteresis of (V $_{\rm S}\times0.05$ ) volts to prevent erratic resets from being generated. The SA56614 operates at very low supply currents, typically 0.25 $\mu$ A, while offering a high precision of threshold detection (±2%). The output of the SA56614 incorporates an active Totem-Pole output topology comprised of complimentary P-Channel and N-Channel FETs. A P-Channel FET is on the high supply side and when ON pulls the output to or near the $V_{DD}$ supply voltage from which output source current can be obtained. A complimentary N-Channel FET is on the low or ground side, and actively pulls the output LOW or to ground with the capability of sinking current into the output. Both devices supply system reset signals. The user should keep in mind, when connecting the SA56614 to a system, the effect of supplying source current from the output of the SA56614 on the system. This is of particular importance where the SA56614 is operated from a different supply source than the rest of the system. Figure 12 is a functional block diagram of the SA56614. The internal reference source voltage (V<sub>REF</sub>) is typically 0.8 V over the operating temperature range. The reference voltage is connected to the non-inverting input of the threshold comparator while the inverting input monitors the supply voltage through a resistor divider network made up of R<sub>1</sub>, R<sub>2</sub>, and R<sub>3</sub>. The output of the threshold comparator drives the totem-pole output stage of the device. When the supply voltage sags to the threshold detection voltage, the resistor divider network supplies a voltage to the inverting input of the threshold comparator which is less than that of $V_{REF}$ causing the output of the comparator to adopt a HIGH output state. This causes the high side P-Channel FET of the Totem-Pole output stage to turn OFF while simultaneously turning the low side N-Channel FET from OFF to an active ON state, pulling the output to a LOW voltage state. The device adheres to a true input/output logic protocol. The output goes to a LOW voltage state when input is LOW (below $V_S$ ) and the output HIGH goes to a HIGH voltage state when the input is HIGH (above $V_S$ ). The low side N-Channel FET (TR3) establishes threshold hysteresis by turning ON whenever the threshold comparator's output goes to a HIGH state (when $V_{DD}$ sags to or below the threshold level). TR3's turning ON causes additional current to flow through resistors $R_1,$ and $R_2$ causing the inverting input of the threshold comparator to be pulled even lower. For the comparator to reverse its output polarity and turn OFF TR3, the $V_{DD}$ source voltage must overcome this additional pull-down voltage present on the comparator's inverting input. The differential voltage required to do this establishes the hysteresis voltage of the sensed threshold voltage. Typically it is $(V_S \times 0.05)$ volts. When the V<sub>DD</sub> voltage sags and is at or below the Detection Threshold (V<sub>SL</sub>), the device will assert a Reset LOW output at or very near ground potential. As the V<sub>DD</sub> voltage rises from (V<sub>DD</sub> < V<sub>SL</sub>) to V<sub>SH</sub> or higher, the reset is released and the output follows V<sub>DD</sub>. Conversely, decreases in V<sub>DD</sub> from (V<sub>DD</sub> > V<sub>SL</sub>) to V<sub>SL</sub> or lower cause the output to be pulled to ground. Hysteresis Voltage = Release Voltage - Detection Threshold Voltage $$V_{HYS} = V_{SH} - V_{SL}$$ where: $$V_{SH} = V_{SL} + V_{HYS} \cong V_{REF}(R_1 + R_2) / R_2$$ $$V_{SL} = V_{REF}(R_1 + R_2 + R_3) / (R_2 + R_3)$$ When $V_{DD}$ drops below the minimum operating voltage, typically less than 0.95 volts, the output is undefined and output reset low assertion is not guaranteed. At this level of $V_{DD}$ the output will try to rise to $V_{DD}$ . The $V_{REF}$ voltage is typically 0.8 V. The devices are fabricated using a high resistance CMOS process and utilize high resistance $R_1$ , $R_2$ , and $R_3$ values requiring very small amounts of current. This combination achieves very efficient low power performance over the full operating temperature. Figure 12. Functional diagram ## CMOS system reset SA56614-XX #### **TIMING DIAGRAM** The timing diagram shown in Figure 13 depicts the operation of the device. Letters A-J on the TIME axis indicate specific events. - **A:** At 'A', $V_{DD}$ begins to increase. Also the $V_{OUT}$ voltage initially increases but abruptly decreases when $V_{DD}$ reaches the level (approximately 0.8 V) that activates the internal bias circuitry and $\overline{RESET}$ is asserted. - **B:** At 'B', $V_{DD}$ reaches the threshold level of $V_{SH}$ . At this point the device releases the hold on the $V_{OUT}$ reset. The Reset output $V_{OUT}$ tracks $V_{DD}$ as it rises above $V_{SH}$ (assuming the reset pull-up resistor $R_{PU}$ is connected to $V_{DD}$ ). In a microprocessor based system these events release the reset from the microprocessor, allowing the microprocessor to function normally. - **C-D:** At 'C', $V_{DD}$ begins to fall, causing $V_{OUT}$ to follow. $V_{DD}$ continues to fall until the $V_{SL}$ undervoltage detection threshold is reached at 'D'. This causes a reset signal to be generated ( $V_{OUT}$ Reset goes LOW). - **D-E:** Between 'D' and 'E', V<sub>DD</sub> starts rising. - **E:** At 'E', $V_{DD}$ rises to the $V_{SH}$ . Once again, the device releases the hold on the $V_{OUT}$ reset. The Reset output $V_{OUT}$ tracks $V_{DD}$ as it rises above $V_{SH}$ . - **F-G:** At 'F', $V_{DD}$ is above the upper threshold and begins to fall, causing $V_{OUT}$ to follow it. As long as $V_{DD}$ remains above the $V_{SH}$ , no reset signal will be triggered. Before $V_{DD}$ falls to the $V_{SH}$ , it begins to rise, causing $V_{OUT}$ to follow it. At 'G', $V_{DD}$ returns to normal. - **H:** At event 'H' $V_{DD}$ falls until the $V_{SL}$ undervoltage detection threshold point is reached. At this level, a $\overline{RESET}$ signal is generated and $V_{OUT}$ goes LOW. - **J:** At 'J' the V<sub>DD</sub> voltage has decreased until normal internal circuit bias is unable to maintain a V<sub>OUT</sub> reset. As a result, V<sub>DD</sub> may rise to less than 0.8 V. As V<sub>DD</sub> decreases further, V<sub>OUT</sub> reset also decreases to zero. Figure 13. Timing diagram. ## CMOS system reset SA56614-XX #### APPLICATION INFORMATION Figure 14. Conventional reset application Small changes in supply current will occur when the SA56614 asserts or releases a reset. In some cases this can cause oscillations of the device. This can present a problem, particularly where high impedance $V_{\mbox{\scriptsize DD}}$ sources are employed. Figure 15 shows how this may occur. Figure 15. High impedance supply operating problems Significant voltage variations of $V_{DD}$ may occur when the device is operated from high impedance power sources. When the device asserts or releases a reset, $V_{DD}$ variations are produced as a result of the voltage drop developed across $R_{11}$ due to the current variations through the resistor $R_{11}$ (representing the supply impedance). If the $V_{DD}$ variations are large, such that they exceed the Detection Hysteresis, the output of the device can oscillate from a HIGH state to a LOW state. The user should avoid using high impedance $V_{DD}$ sources to prevent such situations. # CMOS system reset SA56614-XX ## **TEST CIRCUITS** Figure 16. Test Circuit 1 Figure 17. Test Circuit 2 Figure 18. Test Circuit 3 # CMOS system reset SA56614-XX ## **PACKING METHOD** Figure 19. Tape and reel packing method # CMOS system reset SA56614-XX SOT23-5: plastic small outline package; 5 leads; body width 1.5 mm | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | HE | L | Lp | | у | θ | |------|-----------|----------------|----------------|-------|--------------|--------------|------------------|------------------|------|----------------|--------------|------|--------------|--|-----|----------| | mm | 1.35 | 0.05<br>0.15 | 1.2<br>1.0 | 0.025 | 0.55<br>0.41 | 0.22<br>0.08 | 3.00<br>2.70 | 1.70<br>1.50 | 0.95 | 1.90 | 3.00<br>2.60 | 0.60 | 0.55<br>0.35 | | 0.1 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | | |---------|-----|--------|--------|--| | VERSION | IEC | JEDEC | EIAJ | | | | | MO-178 | | | # CMOS system reset SA56614-XX **NOTES** ## CMOS system reset SA56614-XX #### Data sheet status | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> | Definitions | |----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. | - [1] Please consult the most recently issued datasheet before initiating or completing a design. - [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 2001 All rights reserved. Printed in U.S.A. Date of release: 06-01 Document order number: 9397 750 08453 Let's make things better. Philips Semiconductors