## Preliminary Information ## Intelligent High Current Self-Protected Silicon High-Side Switch The 33982 is a self-protected silicon 2mOhm high-side switch used to replace electromechanical relays, fuses, and discrete devices in power management applications. The 33982 is designed for harsh environments, and it includes self-recovery features. The device is suitable for loads with high inrush current, as well as motors and all types of resistive and inductive loads. Programming, control, and diagnostics are implemented via the Serial Peripheral Interface (SPI). A dedicated parallel input is available for alternate and Pulse Width Modulation (PWM) control of the output. SPI programmable fault trip thresholds allow the device to be adjusted for optimal performance in the application. The 33982 is packaged in a power enhanced 12 x 12 PQFN package with exposed tabs. #### Features: - Single 2.0 mΩ Max High-Side Switch with Parallel Input or SPI Control - 6.0 V to 27 V Operating Voltage with Standby Currents < 5.0 μA - Output Current Monitoring Output with two SPI Selectable Current Ratios - SPI Control of: Overcurrent Limit, Overcurrent Fault Blanking Time, Output-OFF Open Load Detection, Output ON/OFF Control, Watchdog Timeout, slew rates and Fault Status Reporting - SPI Status Reporting of: Overcurrent, Open and Shorted Loads, Over Temperature, Under and Overvoltage Shutdown, Fail-Safe Pin Status, and Program Status. - Enhanced 16 V Reverse Polarity V<sub>PWR</sub> Protection ## 33982 # INTELLIGENT SWITCH 2 m $\Omega$ FC SUFFIX PLASTIC PACKAGE CASE 1402 PQFN #### ORDERING INFORMATION | Device | Temperature<br>Range (T <sub>A</sub> ) | Package | |--------------|----------------------------------------|---------| | PC33982FC/R2 | - 40°C to +125°C | PQFN | This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice. Figure 1. 33982 Internal Block Diagram #### PIN FUNCTION DESCRIPTION | Pin | Pin Name | Description | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CSNS | Output Current Monitoring. This pin is used to output a current proportional to the high-side output current and used externally to generate a ground referenced voltage for the microcontroller to monitor output current. | | 2 | WAKE | <b>WAKE.</b> This pin is used to input a logic [1] signal so as to enable the Watchdog timer function. An internal clamp protects this pin from high damaging voltages when the output is current limited with an external resistor. This input has an internal passive pull-down. | | 3 | RST | <b>Reset.</b> This is an input used to initialize the device configuration and fault registers, as well as place the device in a low current sleep mode. The pin also starts the Watchdog timer when transitioning from logic LOW-to-logic HIGH. This pin should not be allowed to be logic HIGH until $V_{DD}$ is in regulation. This pin has an internal passiv pull down. | | 4 | IN | Serial Input. The Input pin is used to directly control the output. This input has an internal active pull-down and requires CMOS logic levels. This input may be configured via SPI. | | 5 | FS | <b>Fault Status.</b> This is an open drain configured output requiring an external pull-up resistor to V <sub>DD</sub> for fault reporting. A device fault condition is detected, this pin is active LOW. Specific device diagnostic faults are reported via the SPI SO pin. | | 6 | FSI | Fail-Safe Input. The level of this pin determines the state of the output after a Watchdog timeout occurs. This pin incorporates and internal pull-up. If the FSI pin is left to float up to a logic [1] level, the output will turn-ON when in the fail-safe state. When the FSI pin is connected to GND, the Watchdog circuit and fail-safe operation are disabled. | | 7 | CS | Chip Select. This is an input pin connected to a chip select output of a system microcontroller. The microcontroller determines which device is addressed (selected) to receive data by pulling the $\overline{CS}$ pin of the selected device logic LOW, enabling SPI communication with the device. Other <i>unselected</i> devices on the serial link having their $\overline{CS}$ pins pulled-up logic HIGH disregard the SPI communication data sent. | | 8 | SCLK | <b>Serial Clock</b> . This is an input pin connected to the master microcontroller providing the required bit shift clock for SPI communication. It transitions one time per bit transferred at an operating frequency, f <sub>SPI</sub> , defined by the communication interface. <b>See</b> the SPI Interface Characteristics table. The 50 percent duty cycle CMOS level serial clock signal is idle between command transfers. The signal is used to shift data into and out-of the device. See operational description of SPI. | | 9 | SI | Serial Input. This is a command data input pin connected to the SPI Serial Data Output of the master microcontroller or to the SO pin of the previous device of a daisy chain of devices. The input requires CMOS logic level signals and incorporates an internal active pull-down. Device control is facilitated by the input's receiving the MSB first of a serial 8-bit control command. The master ensures data is available upon the falling edge of SCLK. The logic state of SI present upon the rising edge of SCLK loads that bit command into the internal command shift register. | #### PIN FUNCTION DESCRIPTION | $V_{DD}$ | Digital Drain Voltage (Power). This is an external voltage input pin used to supply power to the SPI | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | circuit. In the event $V_{DD}$ is lost, an internal supply provides power to a portion of the logic, ensuring limited functionality of the device. | | SO | Serial Output. This is an output pin connected to the SPI Serial Data Input pin of the master microcontroller or to the SI pin of the next device of a daisy chain of devices. This output will remain tristated (high impedance OFF condition) so long as the $\overline{CS}$ pin of the device is logic HIGH. SO is only active when the $\overline{CS}$ pin of the device is asserted logic LOW. The generated SO output signals are CMOS logic levels. SO output data is available on the falling edge of SCLK and transitions immediately on the rising edge of SCLK. Serial output data provides status information for each bit assigned following an MSB first-in-first-out protocol when the device is addressed. Fault bit assignments for return data follow OD7 through OD0 are output status bits for message bits 7 through 0. See SPI operational details, command verification, and daisy chain operation. | | NC | No Connect. No internal connection to this pin. | | GND | Ground. This pin is the ground for the logic and analog circuitry of the device. | | $V_{PWR}$ | <b>Positive Power Supply.</b> This pin connects to the positive power supply and is the source input of operational power for the device. The V <sub>PWR</sub> pin is a backside surface mount tab of the package. | | OUT | Output. Protected high-side power output to the load. All pins of output have to be connected in parallel for operation according to this specification. | | | NC<br>GND<br>V <sub>PWR</sub> | #### **MAXIMUM RATINGS** All voltages are with respect to ground unless otherwise noted. | Rating | Symbol | Value | Unit | |-----------------------------------------|----------------------------|--------------|------| | Operating Voltage Range<br>Steady-State | V <sub>PWR(SS)</sub> | -16 to 41 | V | | Input Voltage (Note 1) | V <sub>IN</sub> , RST, FSI | -0.3 to 7.0 | V | | WAKE Input Clamp Current | I <sub>CL(WAKE)</sub> | 2.5 | mA | | Output Current (Note 2) | I <sub>OUTt</sub> | 60 | А | | Output Clamp Energy (Note 3) | E <sub>CL</sub> | TBD | J | | Storage Temperature | T <sub>STG</sub> | -55° to 150° | °C | | Operating Junction Temperature | TJ | -40° to 150° | °C | | Junction to Case Thermal Resistance | $\Theta_{JC}$ | <1.0 | C/W | | Junction to Ambient Thermal Resistance | $\Theta_{JA}$ | _ | C/W | | ESD Voltage | | | V | | Human Body Model (Note 4) | V <sub>ESD1</sub> | 2000 | | | Machine Model (Note 5) | V <sub>ESD2</sub> | 200 | | - 1. Exceeding voltage limits on RST, IN, or FSI pins may cause a malfunction or permanent damage to the device. - 2. Continuous high-side output current rating so long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required. - 3. Active clamp energy using single pulse method. - 4. $E_{SD1}$ testing is performed in accordance with the Human Body Model ( $C_{ZAP}$ = 100 pF, $R_{ZAP}$ 1500 $\Omega$ ). - 5. $E_{SD2}$ testing is performed in accordance with the Machine Model ( $C_{ZAP}$ = 200 pF, $R_{ZAP}$ 0 $\Omega$ ) and in accordance with the system module specification with a capacitor > 0.01 $\mu$ F connected form OUT to GND. #### STATIC ELECTRICAL CHARACTERISTICS Characteristics noted under conditions 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, 6 V $\leq$ V<sub>PWR</sub> $\leq$ 27 V, -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. #### **Power Input** | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------|-------------------------|-----|-----|-----|------| | Operating Voltage Range | V <sub>PWR</sub> | | | | V | | Full Operational | | 6.0 | _ | 27 | | | V <sub>PWR</sub> Operating Supply Current (Measured as GND current, I <sub>OUT</sub> = 0) | I <sub>PWR(on)</sub> | _ | _ | 20 | mA | | Operating Supply Current (Measured as GND current, I <sub>OUT</sub> = 0) | I <sub>PWR(sby)</sub> | | | | mA | | Output OFF, Open Load Detect Disabled, WAKE > 0.7 V <sub>DD</sub> , | | _ | _ | 5.0 | | | RST = V <sub>LOGIC HIGH</sub> | | | | | | | Sleep State Supply Current (V <sub>PWR</sub> < 14 V, <del>RST</del> < 0.5 V, WAKE < 0.5 V) | I <sub>PWR(sleep)</sub> | | | | μА | | T <sub>J</sub> = 25° C | | _ | _ | 10 | | | $T_J = 85^{\circ} C$ | | _ | _ | 50 | | | V <sub>DD</sub> Supply Current | I <sub>DD(on)</sub> | | | 2.0 | mA | | V <sub>DD</sub> Sleep State Current | I <sub>DD(sleep)</sub> | | | 5.0 | μА | | Over Voltage Shutdown | V <sub>PWR(on)</sub> | 28 | 32 | 36 | V | | Over Voltage Shutdown Hysteresis | V <sub>PWR(ouhys)</sub> | 0.2 | 0.8 | 1.5 | V | | Under Voltage Output Shutdown (Note 6) | V <sub>P(uv)</sub> | 5.0 | 5.5 | 6.0 | V | | Under Voltage Power-ON Reset | V <sub>P(und)</sub> | _ | _ | 5.0 | V | <sup>6.</sup> Output will automatically recover to instructed state when V<sub>PWR</sub> voltage is restored to normal so long as the V<sub>PWR</sub> degradation level did not go below the under voltage power-on reset threshold. STATIC ELECTRICAL CHARACTERISTICS (continued) Characteristics noted under conditions 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, 6 V $\leq$ V<sub>PWR</sub> $\leq$ 27 V, -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. ### Output | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------|------------------------|----------|----------|----------|------| | Output Drain-to-Source ON Resistance | R <sub>DS(on)25</sub> | | | | mΩ | | $(I_{OUT} = 30 \text{ A}, T_{J} = 25^{\circ}\text{C})$ | , , | | | | | | V <sub>PWR</sub> = 6.0 V | | _ | _ | 3.0 | | | V <sub>PWR</sub> = 9.0 V | | _ | _ | 2.0 | | | V <sub>PWR</sub> = 13 V | | _ | _ | 2.0 | | | Output Drain-to-Source ON Resistance | R <sub>DS(on)150</sub> | | | | mΩ | | $(I_{OUT} = 30 \text{ A}, T_{J} = 150^{\circ}\text{C})$ | | | | | | | V <sub>PWR</sub> = 6.0 V | | _ | _ | 5.1 | | | V <sub>PWR</sub> = 9.0 V | | _ | _ | 3.4 | | | V <sub>PWR</sub> = 13 V | | _ | _ | 3.4 | | | Output Source-to-Drain ON Resistance (Note 7) | R <sub>SD(on)</sub> | _ | _ | 4.0 | mΩ | | $(I_{OUT} = 30 \text{ A}, T_{J} = 25^{\circ}\text{C}) V_{PWR} = -12 \text{ V}$ | | | | | | | Output Overcurrent High Detection Levels (9.0 V ≤ V <sub>PWR</sub> ≤ 16 V) | | | | | Α | | SOCH = 0 | I <sub>OCH0</sub> | 120 | 150 | 180 | | | SOCH = 1 | I <sub>OCH1</sub> | 80 | 100 | 120 | | | Over current Low Detection Levels (SOCL[2:0]) | | | | | | | (000) | I <sub>OCL0</sub> | 41 | 50 | 59 | Α | | (001) | I <sub>OCL1</sub> | 36 | 45 | 54 | | | (010) | l <sub>OCL2</sub> | 32<br>29 | 40<br>35 | 48<br>41 | | | (011) | locL3 | 25 | 30 | 35 | | | (100) | I <sub>OCL4</sub> | 20 | 25 | 30 | | | (101) | I <sub>OCL6</sub> | 16 | 20 | 24 | | | (110) | I <sub>OCL7</sub> | 12 | 15 | 18 | | | (111) | | | | | | | Current Sense Ratio (9.0 V $\leq$ V <sub>PWR</sub> $\leq$ 16 V CSNS $\leq$ 4.5 V) | | | | | | | DICR D2 =0 | CSR0 | _ | 1/40000 | _ | | | DICR D2=1 | CSR1 | _ | 1/6000 | _ | | | Current Sense Ratio (C <sub>SR0</sub> ) Accuracy | | | | | | | Output Current: | | | | | | | 10 A | | -20 | _ | 20 | % | | 20 A | | -14 | - | 14 | | | 25 A | | -13 | - | 13 | | | 30 A | | -12 | _ | 12 | | | 40 A | | -13 | _ | 13 | | | 50 A | | -13 | - | 13 | | | Current Sense Ratio (C <sub>SR1</sub> ) Accuracy | | | | | | |----------------------------------------------------------------------------|-------------------------|-----|-----|-----|----| | Output Current: | | | | | | | 10 A | | TBD | _ | TBD | % | | 20 A | | TBD | _ | TBD | | | 25 A | | TBD | _ | TBD | | | 30 A | | TBD | _ | TBD | | | 40 A | | TBD | _ | TBD | | | 50 A | | TBD | _ | TBD | | | Maximum Current Sense Clamp Voltage | V <sub>CL(maxsns)</sub> | | | | V | | I <sub>CSNS</sub> = 15 mA | , , , | 4.5 | 6.0 | 7.0 | | | Open Load Detect Current (Note 8) | l <sub>OLDC</sub> | 30 | _ | 100 | μА | | Output Fault Detect Threshold | V <sub>OLD(thres)</sub> | | | | V | | Output Programmed OFF | | 2.0 | 3.0 | 4.0 | | | Output Negative Clamp Voltage | V <sub>CL</sub> | | | | V | | $0.5A \le I_{OUT} \le 2.0 A$ , Output OFF | | -20 | _ | _ | | | Over Temperature Shutdown (Output OFF) (Note 10) (T <sub>A</sub> = 125° C) | T <sub>SD</sub> | 160 | 175 | 190 | °C | | Over Temperature Shutdown Hysteresis (Note 9) | TSD <sub>(hys)</sub> | 5.0 | _ | 20 | °C | - 7. Source-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity V<sub>PWR</sub>. - 8. Output OFF Open Load Detect Current is the current required to flow through the load for the purpose of detecting the existence of an open load condition when the specific output is commanded OFF. - 9. Guaranteed by process monitor. Not production tested. #### STATIC ELECTRICAL CHARACTERISTICS (continued) Characteristics noted under conditions 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, 6 V $\leq$ V<sub>PWR</sub> $\leq$ 27 V, -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. #### **Control Interface** | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------|-----------------------|---------------------|-----|--------------------|------| | Input Logic High Voltage (Note 10) | V <sub>IH</sub> | 0.7V <sub>DD</sub> | _ | _ | V | | Input Logic Low Voltage (Note 10) | V <sub>IL</sub> | _ | _ | 0.2V <sub>DD</sub> | V | | Input Logic Voltage Hysteresis (Note 10) | V <sub>IN(hys)</sub> | 100 | 350 | 750 | mV | | Input Logic Pull-Down Current (CSNS, IN,SI) | I <sub>DWN</sub> | 5.0 | _ | 20 | μА | | RST Input Voltage Range | V <sub>RST</sub> | 4.5 | 5.0 | 5.5 | V | | SO, FS Tri-State Capacitance (Note 11) | C <sub>SO</sub> | _ | _ | 20 | pF | | Input Logic Pull-Down Resistor (RST) and WAKE | I <sub>DWN</sub> | 100 | 200 | 400 | kΩ | | Input Capacitance (Note 12) | C <sub>IN</sub> | _ | 4.0 | 12 | pF | | Wake Input Clamp Voltage (I <sub>CL(WAKE)</sub> <2.5 mA) (Note 13) | V <sub>CL(WAKE)</sub> | 7.0 | _ | 14 | V | | Wake Input Forward Voltage (I <sub>CL(WAKE)</sub> = -2.5 mA) | V <sub>F(WAKE)</sub> | -2.0 | _ | -0.3 | V | | SO High State Output Voltage (I <sub>OH</sub> = 1.0 mA) | V <sub>SOH</sub> | 0.8 V <sub>DD</sub> | _ | _ | V | | FS, SO Low State Output Voltage (I <sub>OL</sub> = -1.6 mA) | V <sub>SOL</sub> | _ | 0.2 | 0.4 | V | | SO Tri-State Leakage Current (CS ≥ 0.7V <sub>DD</sub> ) | I <sub>SO(leak)</sub> | -5.0 | 0 | 5.0 | μΑ | | Input Logic Pull-Up Current (CSB, FSI, Vin >0.7 V <sub>DD</sub> ) (Note 14) | I <sub>UP</sub> | 5.0 | _ | 20 | μΑ | - 10. Upper and lower logic threshold voltage range applies to SI, $\overline{\text{CS}}$ , SCLK, $\overline{\text{RST}}$ , IN and WAKE input signals. The WAKE and $\overline{\text{RST}}$ signals are derived from an internal supply. - 11. Parameter is guaranteed by process monitor but is not production tested. - 12. Input capacitance of SI, $\overline{\text{CS}}$ , SCLK, $\overline{\text{RST}}$ , and WAKE. This parameter is guaranteed by process monitor; but is not production tested. - 13. The current must be limited by a series resistance when using voltages > 7.0 V. - 14. Pull-up current is with $\overline{\text{CS}}$ OPEN. $\overline{\text{CS}}$ has an active internal pull-up to $V_{DD}$ . #### **DYNAMIC ELECTRICAL CHARACTERISTICS** Characteristics noted under conditions 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, 6 V $\leq$ V<sub>PWR</sub> $\leq$ 27 V, -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. ### **Power Output Timing** | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------|-----------------------|-----|------|-----|------| | Output Rising Slow Slew Rate A (Note 15) | | | | | | | (DICR D3=0) | | | | | | | 6V< V <sub>PWR</sub> <9V | | | | | | | 9V< V <sub>PWR</sub> <16V | SR <sub>rA_slow</sub> | | 0.6 | | V/µs | | 16V< V <sub>PWR</sub> <27V | | | | | | | Output Rising Slow Slew Rate B(Note 17) | | | | | | | (DICR D3=0) | | | | | | | 6V< V <sub>PWR</sub> <9V | | | | | | | 9V< V <sub>PWR</sub> <16V | $SR_{rB\_slow}$ | | 0.05 | | V/µs | | 16V< V <sub>PWR</sub> <27V | | | | | | | Output Rising Fast Slew Rate A(Note 15) | | | | | | | (DICR D3=1) | | | | | | | 6V< V <sub>PWR</sub> <9V | | | | | | | 9V< V <sub>PWR</sub> <16V | SR <sub>rA_fast</sub> | | 2.0 | | V/µs | | 16V< V <sub>PWR</sub> <27V | | | | | | | Output Rising Fast Slew Rate B(Note 16) | | | | | | | (DICR D3=1) | | | | | | | 6V< V <sub>PWR</sub> <9V | | | | | | | 9V< V <sub>PWR</sub> <16V | $SR_{rB\_fast}$ | | 0.2 | | V/µs | | 16V< V <sub>PWR</sub> <27V | _ | | | | | | Output Falling Slow Slew Rate A(Note 15) | | | | | | | (DICR D3=0) | | | | | | | 6V< V <sub>PWR</sub> <9V | | | | | | | 9V< V <sub>PWR</sub> <16V | $SR_{rA\_slow}$ | | 0.6 | | V/µs | | 16V< V <sub>PWR</sub> <27V | | | | | | | Output Falling Slow Slew Rate B(Note 16) | | | | | | | (DICR D3=0) | | | | | | | 6V< V <sub>PWR</sub> <9V | | | | | | | 9V< V <sub>PWR</sub> <16V | $SR_{rB\_slow}$ | | 0.05 | | V/µs | | 16V< V <sub>PWR</sub> <27V | | | | | | | Output Falling Fast Slew Rate A(Note 15) | | | | | | | (DICR D3=1) | | | | | | | 6V< V <sub>PWR</sub> <9V | | | _ | | | | 9V< V <sub>PWR</sub> <16V | SR <sub>rA_fast</sub> | | 2.0 | | V/µs | | 16V< V <sub>PWR</sub> <27V | | | | | | #### **DYNAMIC ELECTRICAL CHARACTERISTICS** Characteristics noted under conditions 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, 6 V $\leq$ V<sub>PWR</sub> $\leq$ 27 V, -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. #### **Power Output Timing** | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------|-----------------------|-------|------|-------|------| | Output Falling Fast Slew Rate B(Note 16) (DICR D3=1) | | | | | | | 6V< V <sub>PWR</sub> <9V | | | | | | | 9V< V <sub>PWR</sub> <16V | SR <sub>rB_fast</sub> | | 0.2 | | V/µs | | 16V< V <sub>PWR</sub> <27V | ID_last | | | | | | Output Turn-ON Delay Time (Note 17) | t <sub>dly(on)</sub> | 1.0 | 15 | 100 | μs | | Output Turn-OFF Delay Time (Note 18) | t <sub>dly(off)</sub> | 20 | 80 | 200 | μs | | Direct Input Switching Frequency | f <sub>PWM</sub> | _ | 300 | _ | Hz | | Overcurrent Detect Blank (OCTL [1:0]) Time | | | | | | | 00 | t <sub>OCL0</sub> | 108 | 155 | 202 | | | 01 | t <sub>OCL1</sub> | 6.7 | 9.7 | 12.7 | ms | | 10 | t <sub>OCL2</sub> | 0.84 | 1.2 | 1.6 | | | 11 | t <sub>OCL3</sub> | 0.10 | 0.15 | 0.2 | | | Over Current Hi Detect Blank Time | t <sub>ILB</sub> | 1 | 10 | 20 | μs | | CS to CNS Valid Time | CNS <sub>VAL</sub> | _ | _ | 10 | μs | | Output Switching Delay Time (OSDR [2:0]) | | | | | | | 000 | t <sub>OSD0</sub> | | 0 | | | | 001 | t <sub>OSD1</sub> | 44.8 | 64 | 83.2 | ms | | 010 | t <sub>OSD2</sub> | 89.6 | 128 | 166.4 | | | 011 | t <sub>OSD3</sub> | 134.4 | 192 | 250 | | | 100 | | 179 | 256 | 333 | | | 101 | t <sub>OSD4</sub> | 224 | 320 | 416 | | | 110 | t <sub>OSD5</sub> | 268 | 384 | 500 | | | 111 | t <sub>OSD6</sub> | 313 | 448 | 583 | | | Watchdog timeout (Note 19) (WD[1:0]) | | | | | ms | | 00 | t <sub>WDTO0</sub> | 496 | 620 | 806 | | | 01 | t <sub>WDTO1</sub> | 248 | 310 | 403 | | | 10 | t <sub>WDTO2</sub> | 2000 | 2500 | 3250 | | | 11 | t <sub>WDTO3</sub> | 1000 | 1250 | 1625 | | - 15. Rise and Fall Slew Rates A measured across a 5.0 Ω resistive load at HS output = 0.5V to V<sub>PWR</sub>-3 V. These parameters are guaranteed by process monitoring. - 16. Rise and Fall Slow Slew Rates B measured across a $5.0 \Omega$ resistive load at HS output = 0.5 V to $V_{PWR}$ -3 V. These parameters are guaranteed by process monitoring. - 17. Turn-ON Delay Time measured with the output previous programmed OFF and re-programmed ON from rising edge of $\overline{\text{CS}}$ to 90 percent $V_{\text{OUT}}$ with a 5.0 $\Omega$ load resistor to ground. - 18. Turn-OFF Delay Time measured with output previously programmed ON and re-programmed OFF from rising edge of $\overline{CS}$ to 10 percent V<sub>OUT</sub> with a 5.0 $\Omega$ load resistor to ground. - 19. Watchdog Timeout delay measured from the rising edge of WAKE to RST from a sleep state condition, to output turn-ON with the output driven OFF and SDI floating. The values shown are for WDCR setting of [01]. The accuracy of t<sub>WD</sub> is consistent for all configured watchdog timeouts. #### SPI INTERFACE CHARACTERISTICS Characteristics noted under conditions 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, 6 V $\leq$ V<sub>PWR</sub> $\leq$ 27 V, -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|------| | Recommended Frequency of SPI Operation | | _ | _ | 3.0 | MHz | | Required Low State Duration for RST (Note 20) | t <sub>wrst</sub> | _ | 50 | 167 | nS | | Rising Edge of CS to Falling Edge of CS (Required Setup Time) (Note 21) | t <sub>CS</sub> | _ | | 300 | nS | | Rising Edge of RST to Falling Edge of CS (Required Setup Time) (Note 21) | t <sub>ENBL</sub> | _ | | 5 | μS | | Falling Edge of CS to Rising Edge of SCLK (Required Setup Time) (Note 21) | t <sub>LEAD</sub> | _ | 50 | 167 | nS | | Required High State Duration of SCLK (Required Setup Time) (Note 21) | t <sub>wSCLKh</sub> | | | 167 | ns | | Required Low State Duration of SCLK (Required Setup Time) (Note 21) | t <sub>wSCLKI</sub> | | | 167 | ns | | Falling Edge of SCLK to Rising Edge of CS (Required Setup Time) (Note 21) | t <sub>LAG</sub> | _ | 50 | 167 | nS | | SI to Falling Edge of SCLK (Required Setup Time) (Note 22) | t <sub>si (su)</sub> | _ | 25 | 83 | nS | | Falling Edge of SCLK to SI (Required Setup Time) (Note 22) | t <sub>si (hold)</sub> | _ | 25 | 83 | nS | | SO Rise Time (CL = 200 pF) | t <sub>rSO</sub> | _ | 25 | 50 | nS | | SO Fall Time (CL = 200 pF) | t <sub>fSO</sub> | _ | 25 | 50 | nS | | SI, CS, SCLK, Incoming Signal Rise Time (Note 22) | t <sub>rSI</sub> | _ | _ | 50 | nS | | SI, CS, SCLK, Incoming Signal Fall Time (Note 22) | t <sub>fSI</sub> | _ | _ | 50 | nS | | Time from Falling Edge of CS to SO Low Impedance (Note 23) | t <sub>SO(en)</sub> | _ | _ | 145 | nS | | Time from Rising Edge of CS to SO High Impedance (Note 24) | t <sub>SO(dis)</sub> | _ | 65 | 145 | nS | | Time from Rising Edge of $\overline{SCLK}$ to SO Data Valid (Note 25)<br>0.2 $V_{DD}$ < = SO > = 0.8 $V_{DD}$ , CL = 200 pF | t <sub>VALID</sub> | _ | 65 | 105 | nS | - 20. RST low duration measured with outputs enabled and going to OFF or disabled condition. - 21. Maximum setup time required for the 33982 is the minimum guaranteed time needed from the micro. - 22. Rise and Fall time of incoming SI, $\overline{\text{CS}}$ , and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing. - 23. Time required for output status data to be available for use at SO. 1 k $\Omega$ on pull-up on $\overline{\text{CS}}$ . - 24. Time required for output status data to be terminated at SO. 1 k $\Omega$ on pull-up on CS. - 25. Time required to obtain valid data out from SO following the rise of SCLK. Figure 2. Output Slew Rate and Time Delays Figure 3. Over Current Shutdown Figure 4. Over Current Low and High Detection Figure 5. Input Timing Switching Characteristics Figure 6. Valid Data Delay Time and Valid Time Waveforms #### SYSTEM APPLICATION INFORMATION #### INTRODUCTION #### **SPI Protocol Description** The SPI interface has a full duplex, three wire synchronous data transfer with four I/O lines associated with it: - SI - SO - SCLK - CS The SI/SO pins of the 33982 device follows a first in–first out (D7/D0) protocol with both input and output words transferring the Most Significant Bit (MSB) first. All inputs are compatible with 5.0 V CMOS logic levels. The SPI lines perform the following functions: **SCLK**—Clocks the internal shift registers of the 33982 device. The Serial Input (SI) pin accepts data into the input shift register on the falling edge of the SCLK signal while the serial output pin (SO) shifts data information out of the SO Line Driver on the rising edge of the SCLK signal. It is important the SCLK pin be in a logic Low state whenever $\overline{\text{CS}}$ makes any transition. For this reason, it is recommended the $\overline{\text{SCLK}}$ pin be in a logic[0] whenever the device is not accessed ( $\overline{\text{CS}}$ logic [1] state). SCLK has an internal pull-down $L_{\text{DWN}}$ . When $\overline{\text{CS}}$ is logic [1], signals at the SCLK and SI pins are ignored and SO is tri-stated (high impedance). Please see the Data Transfer Timing diagram in **Figure 7** and **Figure 8**. SI—This is a serial command data input pin. SI instruction is read on the falling edge of SCLK. An 8-bit stream of serial data is required on the SI pin, starting with D7 to D0. The internal registers of the SPSS are configured and controlled using a 4 bit adressing scheme, as shown in Table 1. Register addressing and configuration are described in Table 1. The SI input has an internal pulldown L<sub>DWN</sub>. so—The Serial Output data pin is a tri-stateable output from the shift register. The SO pin remains in a high impedance state until the CS pin is put into a logic[0] state. The SO data is capable of reporting the status of the output, the device configuration, and the state of the key inputs. The SO pin changes states on the rising edge of SCLK and reads out on the falling edge of SCLK. Fault and Input Status descriptions are provided in Table 11 CS—The Chip Select pin enables communication with the Master device. When this pin is in a logic[0] state, the device is capable of transferring information to and receiving information from the Master. The 33982 device latches-in data from the input shift registers to the addressed registers on the rising edge of $\overline{CS}$ . The device transfers status information from the power output to the shift register on the falling edge of $\overline{CS}$ . The SO output driver is enabled when $\overline{CS}$ is logic [0]. $\overline{CS}$ should transition from a logic [1] to a logic [0] state only when SCLK is a logic [0]. $\overline{CS}$ has an internal pull-up, L<sub>UP</sub>. Figure 7. Single 8-Bit Word SPI Communication Figure 8. Multiple 8-Bit Word SPI Communication The 33982 device is capable of interfacing directly with a microcontroller using an 8-bit SPI protocol. #### SI Communication SPI communication is accomplished using 8-bit messages. A message is transmitted by the master starting with the MSB D7 and ending with the LSB D0. Each incoming command message on the SI pin can be interpreted using the following bit assignment: the MSB, D7, the watchdog bit (seeTable 1) and in some cases, a register address bit (seeTable 1). The next three bits, D6-D4, are used to select the command register. The remaining four bits D3-D0 are used to configure and control the output and its protection features. Multiple messages can be transmitted in succession to accomodate those applications where daisy chaining is desirable, or to confirm transmitted data, as long as the messages are all multiples of 8-bits. Any attempt made to latch in a message that is not 8-bits will be ignored. The SPSS has 8 registers defined (one for internal use), which are used to configure the device and to control the state of the output. The registers are addressed via D6-D4 of the incoming SPI word (seeTable 1). Table 1. SI Message Bit Assignment | | I | | |---------|---------------|-----------------------------------------------------------------------------------------------------------| | Bit Sig | SI Msg<br>Bit | Message Bit Description | | MSB | D7 | Watchdog in: toggled to satisfy watchdog requirements; also used as a Register address bit in some cases. | | | D6 | Register Address Bit | | | D5 | Register Address Bit | | | D4 | Register Address Bit | | | D3 | Used to configure the inputs, outputs, and the device protection features and SO status content. | | | D2 | Used to configure the inputs, outputs, and the device protection features and SO status content. | | | D1 | Used to configure the inputs, outputs, and the device protection features and SO status content. | | LSB | D0 | Used to configure the inputs, outputs, and the device protection features and SO status content. | #### **Device Register Addressing** The nine possible register addresses (D7, D6, D5, D4) and a description of their impact on the device operation are listed below. Also see Table 7. Address x000— Status Register (STATR). This register is used to read the device status and the various configuration register contents without disrupting the device operation or the register contents. The register bits D2, D1, D0 determine the content of the first eight bits of SO data. In addition to the device status, this feature provides the ability to read the content of the OCR, - SOCHLR, CDTOLR, DICR, OSDR, WDR and NAR registers. See section **SO communication** - Address x001— Output Control Register (OCR) allows the master to control the output through the SPI. Incoming message bit D0 reflects the desired states of the high-side output; (IN\_SPI); a logic [1] enables the output switch and a logic [0] turns it OFF. A logic [1] on message bit D1 enables the Current Sense (CSNS\_EN) pin. Bit D3 must be logic [0] .Bit D7 is used to feed the watchdog, if enabled. - Address x010— Select Over Current High and Low Register (SOCHLR) allows the Master to configure the output over current low and high detection levels, respectively. In addition to protecting the device, this slow blow fuse emulation feature can be used to optimize the load requirements to match system characteristics. Bits D2-D0 are used to set the over current low detection level to one of eight possible levels are shown in Table 2. Bit D3 is used to set the over current high detection level to one of two levels, outlined in Table 3. **Table 2. Over Current Low Detection Levels** | SOCLA2<br>(D2) | SOCLA1<br>(D1) | SCOLA0<br>(D0) | Over Current Low Detection | |----------------|----------------|----------------|----------------------------| | 0 | 0 | 0 | 50 A | | 0 | 0 | 1 | 45 A | | 0 | 1 | 0 | 40 A | | 0 | 1 | 1 | 35 A | | 1 | 0 | 0 | 30 A | | 1 | 0 | 1 | 25 A | | 1 | 1 | 0 | 20 A | | 1 | 1 | 1 | 15 A | Table 3. Over Current High Detection Levels | SOCH (D3) | Over Current High Detection | |-----------|-----------------------------| | 0 | 150 A | | 1 | 100 A | • Address x011—Current Detect Time and Open Load Register (CDTOLR) is used by the master to determine the amount of time the device will allow an over current low condition before output latches OFF occurs. Bits D1-D0 allow the master to select one of four dead times defined in Table 4. Note that these timeouts apply only to the Over Current Low Detect levels. If the selected Over Current High level is reached, the device will latch off within 20 µs. **Table 4. Over Current Timing** | OCTL[1:0] | Over Current Timing | | | |-----------|---------------------|--|--| | 00 | 155 ms | | | | 01 | 9.7 ms | | | **Table 4. Over Current Timing** | 10 | 1.2 ms | |----|--------| | 11 | 150 μs | A logic [1] on bit D2 disables the Over Current Low (CD dis) Detection timeout feature. A logic [1] on bit D3 disables the Open Load (OL) Detection feature. Address x100— Direct Input Control Register (DICR) is used by the master to enable, disable, or configure the direct IN pin control of the output. A logic [0] on bits D1 will enable the output for direct control with the IN pin; a logic [1] on D1 bit will disable the output from direct control. While addressing this register, if the Input was enable for direct control, a logic [1] for the D0 bit will result in a Boolean AND of the IN pin with its corresponding D0 message bit when addressing OCR. Similarly, a logic [0] on the D0 pin will result in a Boolean OR of the IN pin to the corresponding message bits when addressing the OCR. This register is especially useful if several loads are required to be independently PWM controlled. For example, the IN pins of several devices can be configured to operate all of the outputs with one PWM output from the master. If each output is then configured to be Boolean ANDed to its respective IN pin, each output can be individually turned OFF by SPI while controlling all of the outputs, commanded on with the single PWM output. A logic [1] on bit D2 is used to select the high ratio (lout/ 40000) on the CSNS pin. The default value [0] is used to select the low ratio(lout/6000). A logic [1] on bit D3 is used to select the high speed slew rate, the default value [0] corresponds to the low speed slew rate • Address 0101— Output Switching Delay Register (OSDR) is used to configure the device with a programmable time delay that is active during Output On transitions that are initiated via SPI. Whenever the input is commanded to transition from [0] to [1] via SPI, the output will be held OFF for the time delay configured with the OSDR Register. The programming of the contents of this register have no effect on device failsafe mode operation. The default value of the OSDR register is 000, equating to no delay, since the switching delay time is 0ms. This feature allows the user a way to minimize inrush currents, or surges, when several daisy chained devices are controlled by a common CS, thereby Table 5. Switching Delay range from 0 to 448ms. allowing loads to be synchronously switched ON. There are eight selectable output switching delay times that | OSDA[2:0] (D2, D1, D0) | Timing | | |------------------------|--------|--| | 000 | 0 ms | | | 001 | 64 ms | | | 010 | 128 ms | | **Table 5. Switching Delay** | 011 | 192 ms | |-----|--------| | 100 | 256 ms | | 101 | 320 ms | | 110 | 384 ms | | 111 | 448 ms | Address 1101— Watchdog Register (WDR) This register is used by the master to configure the Watchdog timeout. The Watchdog timeout is configured using bits D1 and D0. When D1, D0 bits are programmed for the desired watchdog timeout period, the WDSPI bit should be toggled as well to ensure the new timeout period is programmed at the beginning of a new count sequence. Table 6. WatchDog Time Out | WDA[1:0] (D1, D0) | Timing | | | |-------------------|---------|--|--| | 00 | 620 ms | | | | 01 | 310 ms | | | | 10 | 2500 ms | | | | 11 | 1250 ms | | | - Address x110—No Action Register (NAR). - Address x111—This register is reserved for test and is not accessible with SPI during normal operation. **Table 7. SI Address and Configuration Bit Map** | $2.0~\text{m}\Omega$ | SI Data | | | | | | | | |----------------------|-------------|---|---|----|------------------------------|--------|---------|--------| | | D7 D6 D5 D4 | | | D4 | D3 | D2 | D1 | D0 | | STATR | х | 0 | 0 | 0 | SOA3 | SOA2 | SOA1 | SOA0 | | OCR | х | 0 | 0 | 1 | 0 | 0 | CSNS EN | IN_SPI | | SOCHLR | х | 0 | 1 | 0 | SOCH | SOCLA2 | SOCLA1 | SOCLA0 | | SDTOLR | х | 0 | 1 | 1 | OL dis CD dis CDT1 | | CDT0 | | | DICR | х | 1 | 0 | 0 | FAST<br>SR | A/O | | | | OSDR | 0 | 1 | 0 | 1 | 0 | OSDA2 | OSDA1 | OSDA0 | | WDR | 1 | 1 | 0 | 1 | 0 0 WDA1 V | | | WDA0 | | NAR | х | 1 | 1 | 0 | 0 0 0 | | | 0 | | TEST | х | 1 | 1 | 1 | Motorola Internal Use (Test) | | | | #### **SO Communication (Device Status Return Data)** When the $\overline{\text{CS}}$ pin is pulled low, the output register is loaded and the data is clocked out MSB (OD7) first, as the new message data is clocked into the SI pin. The first eight bits of data that clocks out of the SO, following a $\overline{\text{CS}}$ transition, is dependant upon the previously written SPI word. Bit OD7 reflects the state of the watchdog bit (D7) that was addressed during the prior communication. SO data will represent information ranging from fault status to register contents as chosen by the user by writing to the STATR bits D2,D1,D0 . Note that the SO data will continue to reflect the information that was selected during the most recent STATR write until changed with an updated STATR write. Any bits clocked out of the SO pin after the first eight will be representative of the initial message bits clocked into the SI pin since the CS pin first transitioned to a logic 0; this feature is useful for daisy chaining devices as well as message verification. Table 8. SO Output Bit Assignment Device Status Return Format | Bit<br>Sig | SOMsg<br>Bit | Message Bit Description | | |------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MSB | 0D7=0 | Reflects the state of the Watchdog bit from the previously clocked in message. | | | | OD6 | This bit reflects address bit D6 of the register contents as selected by the most recent STATR command (e.g., STATR with SOA2,SOA1,SOA0 of 0,0,0 will return the Over temperature Fault (OTF) Status). | | | | OD5 | This bit reflects address bit D5 of the register contents as selected by the most recent STATR command (e.g., STATR with SOA2,SOA1,SOA0 of 0,0,0 will return the Over Current Detect Hi Fault (OCHF) Status). | | | | OD4 | This bit reflects address bit D4 of the register contents as selected by the most recent STATR command (e.g., STATR with SOA2,SOA1,SOA0 of 0,0,0 will return the Over Current Detect Low Fault (OCLF) Status). | | | | OD3 | This bit reflects the register contents as selected by the most recent STATR command (e.g., STATR with SOA2,SOA1,SOA0 of 0,0,0 will return the Open Load Fault (OLF) Status). | | | | OD2 | This bit reflects the register contents as selected by the most recent STATR command (e.g., STATR with SOA2,SOA1,SOA0 of 0,0,0 will return the Under Voltage Fault (UVF) Status). | | | | OD1 | This bit reflects the register contents as selected by the most recent STATR command (e.g., STATR with SOA2,SOA1,SOA0 of 0,0,0 will return the Over Voltage Fault (OVF) Status). | | Table 8. SO Output Bit Assignment(continued) Device Status Return Format | LSB | OD0 | This bit reflects the register contents as selected by the most recent STATR command (e.g., STATR with SOA2,SOA1,SOA0 of 0,0,0 will return the Fault (FAULT) Status, which is the boolean OR of all of the other fault bits). | |-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| |-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| Previous Address 000—If the previous three MSBs are 000, the bits D6-D0 will reflect the current state of the Fault Register (FLTR) Table 9. Fault Register | ĺ | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---|----|-----|------|------|-----|-----|-----|-------| | ĺ | Х | OTF | OCHF | OCLF | OLF | UVF | OVF | FAULT | D7. Don't Care D6. (OTF) = Over Temperature Flag D5. (OCHF) = Over Current High Flag. (This fault is latched) D4. (OCLF) = Over Current Low Flag. (This fault is latched) D3. (OLF) = Open Load Flag D2. (UVF) = Under Voltage Flag (This fault is latched) D1. (OVF) = Over Voltage Flag D0. (FAULT) = This flag reports a fault and is reset by a read operation Note: The $\overline{\text{FS}}$ pin reports a fault and is reset by a new Switch ON command (via SPI or direct input IN). - Previous Address 001— the data in bits OD1 and OD0 will contain respective CSNS\_EN and IN\_SPI programmed bits. - Previous Address 010— the data in bits OD3, OD2, OD1, and OD0 contains respectively the programmed Over Current high Detection Level (see Table 3)and the Overcurrent low Detection level (see Table 2). - Previous Address 011—Data returned in bits OD1 and OD0 are current values for the Over Current Dead Time, illustrated in Table 4. Bit OD2 reports whethe the Over Current Detection timeout feature is active. OD3 reports whether the open load circuitry is active. - Previous Address 100— The returned data contains the programmed values in the DICR. - Previous Address 101— D7=0 The returned data contains the programmed values in the OSDR. D7=1 The returned data contains the programmed values in the WDR. Previous Address 110—OD2 to OD0 Return respectively the state of the IN, FSI and Wake pin (see Table 10).. Table 10. PIN Register | D0 | <b>D4</b> | D0 | |----|-----------|----| | D2 | D1 | טע | | | | | | IN Pin | FSI Pin | WAKE Pin | |--------|---------|----------| | | | | Address 111—Null Data. No previous register Read Back command received, so bits OD2, OD1, and OD0 are null, or 000. The Table 11summarize the SO register content. **Table 11. SOBit Map Description** | | Previous<br>STATR | | | SO Returned Data | | | | | | | | |----------|-------------------|----------|----------|------------------|-----|------|------|------------|--------------|-------------|-------------| | D7, | D2, | D1, | D0 | | | | | | | | | | SO<br>A3 | SO<br>A2 | SO<br>A1 | SO<br>A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | x | 0 | 0 | 0 | WDin | OTF | OCHF | OCLF | OLF | UVF | OVF | Fault | | x | 0 | 0 | 1 | WDin | 0 | 0 | 1 | 0 | 0 | CSNS_<br>EN | IN_SPI | | x | 0 | 1 | 0 | WDin | 0 | 1 | 0 | SOCH | SOCLA2 | SOCLA1 | SOCLA0 | | x | 0 | 1 | 1 | WDin | 0 | 1 | 1 | OL dis | CD dis | CDT1 | CDT0 | | x | 1 | 0 | 0 | WDin | 1 | 0 | 0 | Fast<br>SR | CSNS<br>high | IN dis | A/O | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | OSDA2 | OSDA1 | OSDA0 | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | WDTO | WDA1 | WDA0 | | x | 1 | 1 | 0 | WDin | 1 | 1 | 0 | 0 | IN pin | FSI pin | WAKE<br>pin | | x | 1 | 1 | 1 | | | | | | | | | #### **General SO Communication statements** Any bits clocked out of the SO pin after the first eight will be representative of the initial message bits clocked into the SI pin since the $\overline{\text{CS}}$ pin first transitioned to a logic [0]; this feature is useful for daisy chaining devices as well as message verification. Following a $\overline{CS}$ transition of [0] to [1], determines if the message was of a valid length and if so, the data is latched into the appropriate registers. A valid message length is a multiple of eight bits. At this time, the SO pin is tri-stated and the fault status register is now able to accept new fault status information. The output status register correctly reflects the $\underline{\text{stat}}$ us of the STATR selected register data at the time that the $\overline{\text{CS}}$ is pulled to a logic [0] during SPI communication, and/or for the period of time since the last valid SPI communication, with the following exceptions: - The previous SPI communication was determined to be invalid. In this case, the status will be reported as though the invalid SPI communication never occurred. - Battery transients below 6.0 V resulting in an undervoltage shutdown of the outputs may result in incorrect data loaded into the status register. The SO data transmitted to the master during the first SPI - communication following an under-voltage $V_{\text{PWR}}$ condition should be ignored. - The RST pin transition from a logic [0] to [1] while the WAKE pin is at logic [0] may result in incorrect data loaded into the status register. The SO data transmitted to the master during the first SPI communication following this condition should be ignored. #### Watchdog and Fail-Safe Operation If the FSI input is a logic [1], that is, not grounded, the Watchdog timeout detection is active when either the WAKE or RST input pin transitions from logic[0] to [1]. The WAKE input is capable of being pulled up to $V_{PWR}$ with a series of limiting resistance limiting the internal clamp current according to the specification. The Watchdog timeout is a multiple of an internal oscillator and is specified in the Table 6. As long as the WD bit (D7) of an incoming SPI message, is toggled within the minimum watchdog timeout period (WDTO, based on the programmed value of the WDCR register), the device will operate normally. If an internal watchdog timeout occurs before the WD bit, the device will revert to a Fail-Safe mode until the device is reinitialized. During the Fail-Safe mode, the output will be driven ON regardless of the state of the various direct inputs and modes. Failsafe mode can be detected by monitoring the WDTO bit D2 of the WDR register. This bit is logic [1] when the device is in failsafe mode. The device can be brought out of the Fail-Safe mode by transitioning the WAKE and RST pins from logic [1] to logic [0] or forcing the FSI pin to logic [0]. Table 12 summarizes the various methods for resetting the device from the latched Fail-Safe mode. If the FSI pin is tied to GND, the Watchdog fail-safe operation is disabled. Table 12. Fail-Safe Operation and Transitions to Other 33982 Modes | WAK | RST | WDTO | OUT | Comments | |-----|-----|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | х | OFF | Device is in Sleep mode | | 1 | 0 | No | OFF | Output is OFF,Watchdog is alive. | | 1 | 0 | Yes | ON | Watchdog has timed out and the device is in Failsafe Mode. RST and WAKE must be transitioned to logic 0 simultaneously to bring the device out of the Failsafe mode. | | 0 | 1 | No | S | Device in Normal Operating mode | Table 12. Fail-Safe Operation and Transitions to Other 33982 Modes | 0 | 1 | Yes | ON | Watchdog has timed out and the device is in Failsafe Mode. RST and WAKE must be transitioned to logic 0 simultaneously to bring the device out of the Failsafe mode. | |---|---|-----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | No | S | Device in Normal Operating mode | | 1 | 1 | Yes | ON | Watchdog has timed out and the device is in Failsafe Mode. RST and WAKE must be transitioned to logic 0 simultaneously to bring the device out of the Failsafe mode. | x = Don't care S = State determined by SPI and /or Direct Input configurations Assumptions: Normal operating voltage and junction temperatures with FSI pin floating #### **Default or Sleep Mode** The default mode of the SPSS is also the Sleep mode. This is the state of the device after first applying battery voltage ( $V_{PWR}$ ), prior to any I/O transitions. This is also the state of the device when the WAKE and $\overline{RST}$ are both logic [0]. In the Sleep mode, the output, and all unused internal circuitry, such as the internal 5V regulator, are off to minimize current draw. In addition, all SPI configurable features of the device are as if set to logic [0]. The device will transition to the normal or failsafe operating modes based on the Wake and Reset inputs as defined in Table 12. #### Fault logic what happen during failsafe This device indicates the faults below as they occur by driving the $\overline{FS}$ pin to [0]: - · Over temperature fault - Open load fault - Over current fault (high and low) - · Over voltage and under Voltage fault Some of the faults are latched (see Table 9) The $\overline{\text{FS}}$ pin will return to [1] when the fault condition is removed. Specific fault information is retained in the fault register and is available via the SO pin during the first valid SPI communication after the STATR D[3:0] bits are configured to 0000. #### **Over Temperature Fault Requirements** The 33982 device incorporates over temperature detection and shutdown circuitry in the output structure. Over temperature detection occurs when the output is in the ON state. When experiencing a fault, the output shutdown to protect itself from damage. A fault bit is then loaded into the status register and cleared after it is read. For the output, an over-temperature condition will result in the output turning OFF until the temperature falls below the TLIM(hyst). This cycle will continue indefinitely until action is taken by the master to shut the output OFF or until the offending load is removed. #### Over-voltage Fault The SPSS shutdown the output during an over-voltage condition on the $V_{PWR}$ pin. The output remains in the OFF state, until the over-voltage condition is removed. Fault status for the output is latched into the status register. #### **Open Load Fault** The SPSS incorporates open load detection circuitry on the output. Output Open Load Fault is detected and reported as a fault condition when the output is disabled (OFF). The open load fault is detected and latched into the status register after the internal gate voltage is pulled low enough to turn OFF the output. If the open load fault is removed, the status register will be cleared after reading the register. #### **Over-current Fault:** The device has eight programmable over-current low detection levels and two programmable over-current high detection levels for maximum device protection as shown in Figure 3 , the two selectable, overriding over-current detection levels, defined by IOCH0 and IOCH1. There are also eight different over-current low detect levels (IOCL0, IOCL1, IOCL2, IOCL3, IOCL4, IOCL5, IOCL6, & IOCL7) as shown in Figure 4. Any one of the IOCLx can be selected by the user, to determine a load current that, if exceeded for one of four selectable periods of time (tOCL0, tOCL1, tOCL2, tOCL3), will then latch the output off. If the load current level ever reaches the selected over current low detect level, then the device will latch off if still current limited after a period of time (tOCLx). If, at any time, the current reaches the selected IOCH level, then the device will latch off immediately, regardless of the selected tOCLx. #### **Reverse Battery** The output survives the application of reverse voltage as low as -16V. Under these conditions, the output will enhance to keep the junction temperature less than 150C and the ON resistance of the Output will fairly be the same than in normal mode. No additional passive component are required #### **Ground Disconnect Protection** In the event that the SPSS ground is disconnected from load ground, the device protects itself and safely turn off the output, regardless of the state of the output at the time of disconnection. #### **Under-voltage Shutdown** The output latches off at some battery voltage between 5.0V and 6.0V. As long as the VDD level stays within the normal specified range, the internal logic states within the device will be sustained. This ensures that when the battery level then returns above 6.0V, the device can be returned to the state that it was in prior to the low VPWR excursion. Once the output latches off, the device must be turned off and then on again to re-enable the output. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners. © Motorola, Inc. 2002 #### **HOW TO REACH US:** USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution: P.O. Box 5405, Denver, Colorado 80217. 1-303-675-2140 or 1-800-441-2447 JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T., Hong Kong. 852-26668334 TECHNICAL INFORMATION CENTER: 1-800-521-6274