### 3.3V 32K X 8 CMOS SRAM (Common I/O) #### **Features** - Organization: 32,768 words × 8 bits - · High speed - 8 ns address access time - 5 ns output enable access time - Very low power consumption: ACTIVE - 216mW max @ 8 ns - Very low power consumption: STANDBY - 7.2 mW max CMOS I/O - Easy memory expansion with $\overline{\text{CE}}$ and $\overline{\text{OE}}$ inputs - TTL-compatible, three-state I/O - 28-pin JEDEC standard packages - 300 mil SOJ - $8 \times 13.4 \text{ mm TSOP } 1$ - ESD protection ≥ 2000 volts - Latch-up current ≥ 200 mA #### Logic block diagram #### Pin arrangement ### **Selection guide** | | -8 | Unit | |-----------------------------------|----|------| | Maximum address access time | 8 | ns | | Maximum output enable access time | 5 | ns | | Maximum operating current | 60 | mA | | Maximum CMOS standby current | 2 | mA | #### **Functional description** The AS7C3256A is a 3.3V high-performance CMOS 262,144-bit Static Random-Access Memory (SRAM) device organized as 32,768 words × 8 bits. It is designed for memory applications requiring fast data access at low voltage, including Pentium<sup>TM</sup>, PowerPC<sup>TM</sup>, and portable computing. Alliance's advanced circuit design and process techniques permit 3.3V operation without sacrificing performance or operating margins. The device enters *standby mode* when $\overline{\text{CE}}$ is high. CMOS standby mode consumes 7.2 mW. Normal operation offers 75% power reduction after initial access, resulting in significant power savings during CPU idle, suspend, and stretch mode. Equal address access and cycle time $(t_{AA}, t_{RC}, t_{WC})$ of 8 ns with output enable access time $(t_{OE})$ of 5 ns are ideal for high-performance applications. The chip enable $(\overline{CE})$ input permits easy memory expansion with multiple-bank memory organizations. A write cycle is accomplished by asserting chip enable $(\overline{CE})$ and write enable $(\overline{WE})$ LOW. Data on the input pins I/O0-I/O7 is written on the rising edge of $\overline{WE}$ (write cycle 1) or $\overline{CE}$ (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable $(\overline{OE})$ or write enable $(\overline{WE})$ . A read cycle is accomplished by asserting chip enable ( $\overline{\text{CE}}$ ) and output enable ( $\overline{\text{OE}}$ ) LOW, with write enable ( $\overline{\text{WE}}$ ) high. The chip drives I/O pins with the data word referenced by the input address. When chip enable or output enable is high, or write enable is low, output drivers stay in high-impedance mode. All chip inputs and outputs are TTL-compatible. Operation is from a single $3.3 \pm 0.3$ V supply. The AS7C3256A is packaged in high volume industry standard packages. #### **Absolute maximum ratings** | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------------|-------------------|------|----------------|------| | Voltage on V <sub>CC</sub> relative to GND | V <sub>t1</sub> | -0.5 | +5.0 | V | | Voltage on any pin relative to GND | V <sub>t2</sub> | -0.5 | $V_{CC} + 0.5$ | V | | Power dissipation | $P_{D}$ | /- | 1.0 | W | | Storage temperature (plastic) | $T_{stg}$ | -65 | +150 | °C | | Ambient temperature with V <sub>CC</sub> applied | T <sub>bias</sub> | -55 | +125 | °C | | DC current into outputs (low) | I <sub>OUT</sub> | _ | 20 | mA | Stresses greater than those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### Truth table | <b>CE</b> | WE | <del>OE</del> | Data | Mode | |-----------|----|---------------|------------------|-----------------------------------------------| | Н | X | X | High Z | Standby (I <sub>SB</sub> , I <sub>SB1</sub> ) | | L | Н | Н | High Z | Output disable (I <sub>CC</sub> ) | | L | Н | L | D <sub>OUT</sub> | Read (I <sub>CC</sub> ) | | L | L | X | $D_{IN}$ | Write (I <sub>CC</sub> ) | **Key:** X = Don't care, L = Low, H = High ## **Recommended operating conditions** | Parameter | Symbol | Min | Typical | Max | Unit | | |-------------------------------|------------|--------------------|---------|-----|----------------------|----| | Supply voltage | | V <sub>CC</sub> | 3.0 | 3.3 | 3.6 | V | | Input voltage | | V <sub>IH</sub> ** | 2.0 | _ | V <sub>CC</sub> +0.5 | V | | Input voltage | | ${ m V_{IL}}^*$ | -0.5 | _ | 0.8 | V | | Ambient operating temperature | commercial | $T_{\mathbf{A}}$ | 0 | _ | 70 | °C | ### DC operating characteristics (over the operating range)<sup>1</sup> | | | | - | 8 | | |--------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|------| | Parameter | Sym | Test conditions | Min | Max | Unit | | Input leakage current | $ I_{LI} $ | $V_{CC} = Max,$<br>$V_{in} = GND \text{ to } V_{CC}$ | | 1) | μА | | Output leakage current | $ I_{LO} $ | $V_{CC} = Max,$<br>$V_{OUT} = GND \text{ to } V_{CC}$ | \-\(\) | 1 | μΑ | | Operating power supply current | $I_{CC}$ | $V_{CC} = Max, \overline{CE} \le V_{IL}$<br>$f = f_{Max}, I_{OUT} = 0mA$ | | 60 | mA | | Standby power supply | $I_{SB}$ | $V_{CC} = Max, \overline{CE} \ge V_{IH}$ $f = f_{Max}$ | - | 30 | mA | | current | $I_{SB1}$ | $\begin{aligned} &V_{CC} = Max, \overline{CE} \geq V_{CC} - 0.2V \\ &V_{IN} \leq 0.2V \text{ or} \\ &V_{IN} \geq V_{CC} - 0.2V, f = 0 \end{aligned}$ | I | 2.0 | mA | | Output voltage | V <sub>OL</sub> | $I_{OL} = 8 \text{ mA}, V_{CC} = \text{Min}$ | _ | 0.4 | V | | Output voltage | V <sub>OH</sub> | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}$ | 2.4 | _ | V | # Capacitance (f = 1MHz, $T_a$ = room temperature, $V_{CC}$ = NOMINAL)<sup>4</sup> | Parameter | Symbol | Signals | Test conditions | Max | Unit | |-------------------|-----------------|--------------------------------------------------|-------------------------|-----|------| | Input capacitance | C <sub>IN</sub> | $A, \overline{CE}, \overline{WE}, \overline{OE}$ | $V_{in} = 0V$ | 5 | pF | | I/O capacitance | $C_{I/O}$ | I/O | $V_{in} = V_{out} = 0V$ | 7 | pF | $<sup>*</sup>_{**}V_{IL}$ min = -1.0V for pulse width less than 5ns. $V_{IH}$ max = $V_{CC}$ + 2.0V for pulse width less than 5ns. ## Read cycle (over the operating range)<sup>2,8</sup> | | | -8 | | | | |-------------------------------------------|-------------------|-----|-----|------|-------| | Parameter | Symbol | Min | Max | Unit | Notes | | Read cycle time | $t_{RC}$ | 8 | _ | ns | 7 | | Address access time | $t_{AA}$ | _ | 8 | ns | 2 | | Chip enable $(\overline{CE})$ access time | t <sub>ACE</sub> | _ | 8 | ns | 2 | | Output enable (OE) access time | t <sub>OE</sub> | _ | 5 | ns | | | Output hold from address change | t <sub>OH</sub> | 3 | - | ns | 4 | | CE LOW to output in low Z | $t_{CLZ}$ | 3 | | ns | 3,4 | | CE HIGH to output in high Z | $t_{CHZ}$ | _ | 3 | ns | 3,4 | | OE LOW to output in low Z | t <sub>OLZ</sub> | 0 | - | ns | 3,4 | | OE HIGH to output in high Z | t <sub>OHZ</sub> | _ | 3 | ns | 3,4 | | Power up time | $t_{\mathrm{PU}}$ | 0 | - / | ns | 3,4 | | Power down time | $t_{PD}$ | | 10 | ns | 3,4 | ## **Key to switching waveforms** Rising input Falling input Undefined output/don't care # Read waveform 1 (address controlled)<sup>2,5,6,8</sup> ## Read waveform 2 (CE controlled)<sup>2,5,7,8</sup> ## Write cycle (over the operating range)<sup>9</sup> | | | -8 | | | | |----------------------------------|-------------------|-----|-----|------|-------| | Parameter | Symbol | Min | Max | Unit | Notes | | Write cycle time | $t_{WC}$ | 8 | - | ns | | | Chip enable to write end | $t_{CW}$ | 8 | _ | ns | | | Address setup to write end | $t_{ m AW}$ | 8 | _ | ns | , | | Address setup time | $t_{AS}$ | 0 | - | ns | | | Write pulse width | $t_{\mathrm{WP}}$ | 7 | _ | ns | | | Write recovery time | $t_{\mathrm{WR}}$ | 0 | - | ns | | | Address hold from end of write | $t_{ m AH}$ | 0 | - | ns | | | Data valid to write end | $t_{\mathrm{DW}}$ | 5 | _ | ns | | | Data hold time | $t_{ m DH}$ | 0 | - | ns | 3,4 | | Write enable to output in high Z | $t_{ m WZ}$ | - , | 5 | ns | 3,4 | | Output active from write end | $t_{OW}$ | 3 | - | ns | 3,4 | ## Write waveform 1 (WE controlled)9 # Write waveform 2 (CE controlled)9 #### **AC** test conditions - Output load: see Figure B - Input pulse level: GND to 3.0V. See Figure A. - Input rise and fall times: 2 ns. See Figure A. - Input and output timing reference levels: 1.5V. #### **Notes** - 1 During $V_{CC}$ power-up, a pull-up resistor to $V_{CC}$ on $\overline{CE}$ is required to meet $I_{SB}$ specification. - 2 For test conditions, see AC Test Conditions, Figures A, B. - 3 These parameters are specified with CL = 5pF, as in Figures B. Transition is measured ±500mV from steady-state voltage. - 4 This parameter is guaranteed, but not tested. - 5 WE is High for read cycle. - $\overline{CE}$ and $\overline{OE}$ are Low for read cycle. - 7 Address valid prior to or coincident with $\overline{CE}$ transition Low. - 8 All read cycle timings are referenced from the last valid address to the first transitioning address. - 9 All write cycle timings are referenced from the last valid address to the first transitioning address. - 10 C=30pF, except on High Z and Low Z parameters, where C=5pF. # Package diagrams ## 28-pin SOJ | | 28-pin SOJ | | | | | |------------|------------|-------|--|--|--| | | 28-pii | 1 SOJ | | | | | | Min | Max | | | | | | in in | ches | | | | | A | 0.128 | 0.148 | | | | | <b>A1</b> | 0.026 | ļ | | | | | <b>A2</b> | 0.095 | 0.105 | | | | | В | 0.026 | 0.032 | | | | | b | 0.016 | 0.020 | | | | | c | 0.007 | 0.010 | | | | | D | 0.720 | 0.730 | | | | | E | 0.255 | 0.275 | | | | | <b>E</b> 1 | 0.295 | 0.305 | | | | | <b>E2</b> | 0.330 | 0.340 | | | | | e | 0.050 | BSC | | | | ## 28-pin TSOP1 | | 28-pin TSOP1 | | | | |-----------|--------------|--------|--|--| | | 8×13. | 4 mm | | | | | Min | Max | | | | A | 1.00 | 1.20 | | | | <b>A1</b> | 0.05 | 0.15 | | | | <b>A2</b> | 0.91 | 1.05 | | | | b | 0.17 | 0.27 | | | | c | 0.10 | 0.20 | | | | D | 11.70 | 11.90 | | | | e | 0.55 n | ominal | | | | E | 7.90 | 8.10 | | | | Hd | 13.20 | 13.60 | | | | L | 0.50 | 0.70 | | | | α | 0° | 5° | | | P. 8 of 9 ## **Ordering information** | Package | Temperature | 8 ns | |----------------------|-------------|---------------| | Plastic SOJ, 300 mil | Commercial | AS7C3256A-8JC | | TSOP 8x13.4mm | Commercial | AS7C3256A-8TC | Note: Add suffix 'N'to the above part number for lead free parts. (Ex. AS7C3256A-8JCN) ### Part numbering system | AS7C | 3 | 256A | –XX | X | C | X | |-------------|-----------------------------|---------------|-----|-----------------|-----------------------------------------|-------------------| | SRAM prefix | Voltage:<br>3 = 3.3V supply | Device number | | I - SOI 200 mil | Temperature range:<br>C = 0 °C to 70 °C | N= Lead Free Part | Alliance Semiconductor Corporation 2575, Augustine Drive, Santa Clara, CA 95054 Tel: 408 - 855 - 4900 Fax: 408 - 855 - 4999 www.alsc.com Copyright © Alliance Semiconductor All Rights Reserved Part Number: AS7C3256A-8 Preliminary Information Document Version: v.1.0 © Copyright 2003 Alliance Semiconductor Corporation. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems