## SIEMENS

## 1 Overview

### 1.1 Features

- Smallest possible lock-in time; no asynchronous divider stage
- 1-chip system for MPU control (I² C Bus)
- Fast I²C Bus mode possible
- 4 programmable chip addresses

- Short pull-in time for quick channel switch-over and optimized loop stability
- 3 high-current switch outputs
- 2 TTL inputs
- 5-level A/D converter
- Lock-in flag
- Power-down flag
- Few external components
- Frequency and amplitude-stable balanced oscillator for the VHF, HYPER and UHF frequency range
- Optimum decoupling of input frequency from oscillator
- Double balanced mixer with wide dynamic range and low-impedance inputs for the VHF, HYPER and UHF frequency range
- Internal band switch
- Low-noise reference voltage
- Package P-DSO-28-1


### 1.2 Application

The IC is suitable for all tuners in TV and VCR sets.

| Type | Ordering Code | Package |
| :--- | :--- | :--- |
| TUA 6010X | Q67001-A5210 | P-DSO-28-1 |

### 1.3 Pin Configuration

(top view)

## P-DSO-28-1

| MIXU ${ }^{1}$ | O | 28 | $\square 0 \cup-B 2$ |
| :---: | :---: | :---: | :---: |
| MIXU -2 |  | 27 | $\square$ OU-C1 |
| MIXV 드 |  | 26 | $\square$ OU-C2 |
| MIXV ㅁ. 4 |  | 25 | $\square 0 U-B 1$ |
| $V_{\text {VCCA }} \square^{5}$ |  | 24 | $\square 0 \mathrm{~V}-\mathrm{B2}$ |
| CAS ${ }^{6}$ |  | 23 | $\square 0 V-C 1$ |
| IF ${ }^{\text {H }} 7$ |  | 22 | $\square 0 V-C 2$ |
| IF ${ }^{\text {d }} 8$ |  | 21 | $\square 0 \mathrm{~V}$-B1 |
| GND ${ }_{\text {- }}{ }^{9}$ |  | 20 | $\square \mathrm{GND}_{\mathrm{A}}$ |
| SDA ${ }^{10}$ |  | 19 | $\square$ TUNE |
| SCL 매11 |  | 18 | $\square$ CHGPMP |
| $V_{V C C D} \square^{12}$ |  | 17 | $\square \mathrm{PO} / 10$ |
| Q 머 |  | 16 | $\square \mathrm{P} 1 / 11$ |
| Q [14 |  | 15 | $\square \mathrm{P} 2 / \mathrm{ADC}$ |

Figure 1

### 1.4 Pin Definitions and Functions

| Pin No. | Symbol | Function |
| :--- | :--- | :--- |


| 6 | CAS | Chip address select |
| :---: | :---: | :---: |
| 9 | $\mathrm{GND}_{\text {D }}$ | Ground for digital block (PLL) |
| 10 | SDA | Data input/output for the I ${ }^{2} \mathrm{C}$ Bus |
| 11 | SCL | Clock input for the $\mathrm{I}^{2} \mathrm{C}$ Bus |
| 12 | $V_{\mathrm{vcco}}$ | Positive supply voltage for digital block (PLL) |
| 13 | Q | 4 MHz low-impedance crystal oscillator input |
| 14 | $\overline{\mathrm{Q}}$ | 4 MHz low-impedance crystal oscillator input |
| 15 | P2/ADC | Port output/ADC input |
| 16 | P1/11 | Port output/TTL input |
| 17 | P0/10 | Port output/TTL input |
| 18 | CHPMP | Charge pump output/loop filter |
| 19 | TUNE | Open collector output for pull-up resistor/loop filter |

## Mixer Oscillator Section

| 1 | MIXU | UHF mixer input, low-impedance, symmetrical to $\overline{\text { MIXU }}$ |
| :--- | :--- | :--- |
| 2 | $\overline{\text { MIXU }}$ | UHF mixer input, low-impedance, symmetrical to MIXU |
| 3 | MIXV | VHF or HYPER mixer input, low-impedance, symmetrical to $\overline{\text { MIXV }}$ |
| 4 | $\overline{\text { MIXV }}$ | VHF or HYPER mixer input, low-impedance, symmetrical to MIXV |
| 5 | $V_{\text {VccA }}$ | Positive supply voltage for analog block |
| 7 | IF | Open collector mixer output, high-impedance, symmetrical to $\overline{\mathrm{IF}}$ |
| 8 | $\overline{\mathrm{~F}}$ | Open collector mixer output, high-impedance, symmetrical to IF |
| 20 | GND $_{A}$ | Ground for analog block |
| 21 | OV-B1 | VHF oscillator amplifier, high-impedance base input, <br> symmetrical to OV-B2 |
| 22 | OV-C2 | VHF oscillator amplifier, high-impedance collector output, <br> symmetrical to OV-C1 |
| 23 | OV-C1 | VHF oscillator amplifier, high-impedance collector output, <br> symmetrical to OV-C2 |

### 1.4 Pin Definitions and Functions (cont'd)

| Pin No. | Symbol | Function |
| :--- | :--- | :--- |
| 24 | OV-B2 | VHF oscillator amplifier, high-impedance base input, <br> symmetrical to OV-B1 |
| 25 | OU-B1 | UHF oscillator amplifier, high-impedance base input, <br> symmetrical to OV-B2 |
| 26 | OU-C2 | UHF oscillator amplifier, high-impedance collector output, <br> symmetrical to OU-C1 |
| 27 | OU-C1 | UHF oscillator amplifier, high-impedance collector output, <br> symmetrical to OU-C2 |
| 28 | OU-B2 | UHF oscillator amplifier, high-impedance base input, <br> symmetrical to OU-B1 |

### 1.5 Functional Block Diagram



UEB08313

Figure 2

## Block Diagram

## 2 Functional Description

The TUA 6010X device combines a digitally programmable phase locked loop (PLL), with a mixer oscillator block including two balanced mixers and oscillators for use in TV tuners.
The PLL block with four hard-switched chip addresses forms a digitally programmable phase locked loop. With a 4 MHz quartz crystal, the PLL permits precise setting of the frequency of the tuner oscillator up to 1.1 GHz in increments of 62.5 kHz . The tuning process is controlled by a microprocessor via an $\mathrm{I}^{2} \mathrm{C}$ Bus. The device has three output ports, which all can also be used as input ports (two TTL inputs and one A/D converter input). A flag is set when the loop is locked. The input ports and lock flag can be read by the processor via the $I^{2} \mathrm{C}$ Bus.
The mixer oscillator block includes two balanced mixers (double balanced mixer with low-impedance input), two frequency and amplitude-stable balanced oscillators for VHF, HYPER and UHF, a low-noise reference voltage source and a band switch.

## 3 <br> Circuit Description

## Mixer-Oscillator Block

The mixer oscillator section includes two balanced mixers (double balanced mixer), two balanced oscillators for VHF and/or HYPER and UHF, a reference voltage source and a band switch.
Filters between tuner input and IC separate the TV frequency signals into two bands. The band switch ensures that only one mixer oscillator block at a time is activated. In the activated band the signal passes a front-end stage with MOSFET amplifier, a double tuned bandpass filter and is then fed to the balanced mixer input of the IC which has a low-impedance input. The input signal is mixed there with the on-chip oscillator signal from the activated oscillator section.

## PLL Block

The mixer oscillator signal $V_{\mathrm{co}} / \bar{V}_{\mathrm{CO}}$ is internally DC coupled as a differential signal at the programmable divider inputs. The signal subsequently passes through a programmable divider with ratio $N=256$ through 32767 and is then compared in a digital frequency/ phase detector to a reference frequency $f_{\text {REF }}=62.5 \mathrm{kHz}$. This frequency is derived from a balanced, low-impedance 4 MHz crystal oscillator (pin $\mathrm{Q}, \overline{\mathrm{Q}}$ ) divided by $Q=64$.
The phase detector has two outputs UP and DOWN that drive two current sources $I+$ and $I$ - of a charge pump. If the negative edge of the divided VCO signal appears prior to the negative edge of the reference signal, the $I+$ current source pulses for the duration of the phase difference. In the reverse case the $I$ - current source pulses. If the two signals are in phase, the charge pump output (CHGPMP) goes into the high-impedance state (PLL is locked). An active lowpass filter integrates the current pulses to generate the tuning voltage for the VCO (internal amplifier, external pull-up resistor at TUNE and external RC circuitry). The charge pump output is also switched into the high-impedance state when the control bit $\mathrm{T} 0=1$ '. Here it should be noted, however, that the tuning voltage can alter over a long period in the high-impedance state as a result of selfdischarge in the peripheral circuitry. TUNE may be switched off by the control bit OS to allow external adjustments.
By means of a control bit 51 the pump current can be switched between two values by software. This programmability permits alteration of the control response of the PLL in the locked-in state. In this way different VCO gains can be compensated, for example.
The software-switched ports P0, P1, P2 are general-purpose open-collector outputs. The test bit T1 = ' 1 ', switches the test signals $f_{\text {REF }}(4 \mathrm{MHz} / 32$ ) and Cy (divided input signal) to $P 0$ and $P 1$ respectively. $P 0, P 1, P 2$ are bidirectional: $P 0$ and $P 1$ are TTL inputs; $P 2$ is an A/D converter input.

Data are exchanged between the processor and the PLL via the $\mathrm{I}^{2} \mathrm{C}$ Bus. The clock is generated by the processor (input SCL), while pin SDA functions as an input or output depending on the direction of the data (open collector, external pull-up resistor). Both inputs have hysteresis and a lowpass characteristic, which enhance the noise immunity of the $\mathrm{I}^{2} \mathrm{C}$ Bus.

The data from the processor pass through an $\mathrm{I}^{2} \mathrm{C}$ Bus controller. Depending on their function the data are subsequently stored in registers. If the bus is free, both lines will be in the marking state (SDA, SCL are 'HIGH'). Each telegram begins with the start condition and ends with the stop condition. Start condition: SDA goes 'LOW', while SCL remains 'HIGH'. Stop condition: SDA goes 'HIGH' while SCL remains 'HIGH'. All further information transfer takes place during SCL = 'LOW', and the data is forwarded to the control logic on the positive clock edge.
The table 1 'bit allocation' should be referred to the following description. All telegrams are transmitted byte by byte, followed by a ninth clock pulse, during which the control logic returns the SDA line to 'LOW' (acknowledge condition). The first byte is comprised of seven address bits. These are used by the processor to select the PLL from several peripheral components (chip select). The eighth bit (R/W) determines whether data are written into ( $\mathrm{R} / \mathrm{W}={ }^{\prime} 0$ ') or read from ( $\mathrm{R} / \mathrm{W}=$ ' 1 ') the PLL.
In the data portion of the telegram during a WRITE operation, the first bit of the first or third data byte determines whether a divider ratio or control information is to follow. In each case the second byte of the same data type or a stop condition has to follow the first byte.
If the address byte indicates a READ operation, the PLL generates an acknowledge and then shifts out the status byte onto the SDA line. If the processor generates an acknowledge, a further status byte is output; otherwise the data line is released to allow the processor to generate a stop condition. The status word consists of two bits from the TTL input ports, three bits from the A/D converter, the lock flag and the power ON flag.
Four different chip addresses can be set by appropriate connection of pin CAU (see table 2 'address selection').
When the supply voltage is applied, a power-on reset circuit prevents the PLL from setting the SDA line to 'LOW', which would block the bus. The power-on reset flag POR is set at power-on and when $V_{\mathrm{vccD}}$ goes below 3.2 V . It will be reset at the end of a READ operation.

The lock detector resets the lock flag FL when the width of the charge pump current pulses is greater than the period of the crystal oscillator (i.e. 250 ns ). Hence, when $F L=$ '1', the maximum deviation of the input frequency from the programmed frequency is given by

$$
\Delta f= \pm I_{\mathrm{p}}\left(K_{\mathrm{vco}} / f_{\mathrm{Q}}\right)\left(C_{1}+C_{2}\right) /\left(C_{1} C_{2}\right)
$$

where $I_{\mathrm{p}}$ is the charge pump current, $K_{\mathrm{vco}}$ the $V_{\mathrm{CO}}$ gain, $f_{\mathrm{Q}}$ the crystal oscillator frequency and $C_{1}, C_{2}$ the capacitances in the loop filter (see application circuit). As the charge pump pulses at $62.5 \mathrm{kHz}\left(=f_{\text {REF }}\right)$, it takes a maximum of $16 \mu \mathrm{~s}$ for FL to be reset after the loop has lost lock state.
Once FL has been reset, it is set only if the charge pump pulse width is less than 250 ns for eight consecutive $f_{\text {REF }}$ periods. Therefore it takes between $128 \mu$ s and $144 \mu$ sor FL to be set after the loop regains lock.

## Table 1

Bit Allocation Read/Write Data

|  | MSB | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | LSB | Ack |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Write Data

| Address Byte | 1 | 1 | 0 | 0 | 0 | MA1 | MA0 | 0 | Ack |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Prog. Divider Byte 1 | 0 | n 14 | n 13 | n 12 | n 11 | n 10 | n 9 | n 8 | Ack |
| Prog. Divider Byte 2 | n 7 | n 6 | n 5 | n 4 | n 3 | n 2 | n 1 | n 0 | Ack |
| Control Byte 1 | 1 | 5 I | T1 | T0 | 1 | 1 | 1 | OS | Ack |
| Control Byte 2 | V/U | x | x | x | x | P2 | P1 | P0 | Ack |

Read Data

| Address Byte | 1 | 1 | 0 | 0 | 0 | MA1 | MA0 | 1 | Ack |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Status Byte | POR | FL | $x$ | I1 | IO | A2 | A1 | A0 | Ack |

Note: MSB is shifted first.

## Divider Ratio

$$
\begin{aligned}
& N=16384 \times \mathrm{n} 14+8192 \times \mathrm{n} 13+4096 \times \mathrm{n} 12+2048 \times \mathrm{n} 11+1024 \times \mathrm{n} 10+512 \times \mathrm{n} 9 \\
& +256 \times \mathrm{n} 8+128 \times \mathrm{n} 7+64 \times \mathrm{n} 6+32 \times \mathrm{n} 5+16 \times \mathrm{n} 4+8 \times \mathrm{n} 3+4 \times \mathrm{n} 2+2 \times \mathrm{n} 1+\mathrm{n} 0
\end{aligned}
$$

Ports P0, P1, P2
1 Open-collector output is active
0 Open-collector output is inactive, TTL-inputs I1,IO and ADC available

## Bandswitch V/U

'HIGH' switch to OSC/MIX UHF

## Pump Current 51

'HIGH' switch to high current

## Disabling Tuning Voltage OS

'HIGH' disables TUNE

Power ON Reset Flag POR:
PLL Lock Flag FL:
TTL-Inputs I1, IO:
flag is set at power-on and reset at the end of READ operation
flag is set when loop is locked input data from pins P1/I1, P0/I0

## Table 2

## Address Selection

| Voltage at CAS | M1 | M0 |
| :--- | :--- | :--- |
| $(0 \ldots 0.1) \times V_{\mathrm{VCCD}}$ | 0 | 0 |
| Open circuit | 0 | 1 |
| $(0.4 \ldots 0.6) \times V_{\mathrm{VCCD}}$ | 1 | 0 |
| $(0.9 \ldots 1) \times V_{\mathrm{VCCD}}$ | 1 | 1 |

Table 3
Test Modes

| Test Mode | T1 | T0 |
| :--- | :--- | :--- |
| Normal operation | 0 | 0 |
| P1 $=$ Cy output, $\mathrm{P} 0=f_{\text {REF }}$ output | 1 | 0 |
| Charge pump output CHGPMP is in high-impedance state | 0 | 1 |
| TTL-inputs I1/I0 are Cy $/ f_{\text {REF }}$ inputs of phase detector | 1 | 1 |

Table 4
A/D Converter Levels

| Voltage at P2/ADC | A2 | A1 | A0 |
| :--- | :--- | :--- | :--- |
| $(0 \ldots 0.15) \times V_{\mathrm{VCCD}}$ | 0 | 0 | 0 |
| $(0.15 \ldots 0.3) \times V_{\mathrm{VCCD}}$ | 0 | 0 | 1 |
| $(0.3 \ldots 0.45) \times V_{\mathrm{VCCD}}$ | 0 | 1 | 0 |
| $(0.45 \ldots 0.6) \times V_{\mathrm{VCCD}}$ | 0 | 1 | 1 |
| $(0.6 \ldots 1) \times V_{\mathrm{VCCD}}$ | 1 | 0 | 0 |



Telegram examples:

```
Start-Addr-DR1-DR2-CW1-CW2-Stop
Start-Addr-CW1-CW2-DR1-DR2-Stop
Start-Addr-DR1-DR2-CW1-Stop
Start-Addr-CW1-CW2-DR1-Stop
Start-Addr-DR1-DR2-Stop
Start-Addr-CW1-CW2-Stop
Start-Addr-DR1-Stop
Start = Start Condition
Addr = Address
DR1 = Divider Ratio 1st Byte
DR2 = Divider Ratio 2nd Byte
CW1 = Control Word 1st Byte
CW2 = Control Word 2nd Byte
Stop = Stop Condition
```

Start-Addr-CW1-Stop

Figure 3

## 4 Electrical Characteristics

### 4.1 Absolute Maximum Ratings

$T_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$

| Parameter | Symbol | Limit Values |  | Unit |
| :--- | :--- | :--- | :--- | :--- |
|  |  | Remarks |  |  |

PLL

| Supply voltage | $V_{\mathrm{VCCD}}$ | -0.3 | 6 | V |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Current | $I_{\mathrm{VCCD}}$ |  | 38 | mA |  |
| Output CHGPMP | $V_{\mathrm{CHGPMP}}$ | -0.3 | 3.5 | V |  |
| Crystall oscillator pins $\mathrm{Q}, \overline{\mathrm{Q}}$ | $V_{\mathrm{Q}}$ | -0.3 | $V_{\mathrm{VCCD}}$ | V |  |
| Bus input/output SDA | $V_{\mathrm{SDA}}$ | -0.3 | 6 | V |  |
| Bus input SCL | $V_{\mathrm{SCL}}$ | -0.3 | 6 | V |  |
| Port outputs P0, P1, P2 | $V_{\mathrm{P}}$ | -0.3 | 13 | V |  |
| Chip address switch CAS | $V_{\mathrm{CAS}}$ | -0.3 | $V_{\mathrm{VCCD}}$ | V |  |
| Output active filter TUNE | $V_{\mathrm{TUNE}}$ | -0.3 | 33 | V |  |
| Bus output SDA | $I_{\mathrm{SDAL}}$ | -1 | 5 | mA | Open collector |
| Port outputs P0, P1, P2 | $I_{\mathrm{PL}}$ | -1 | 15 | mA | Open collector |
| Total port output current | $\Sigma I_{\mathrm{PL}}$ |  | 20 | mA |  |
| Junction temperature | $T_{\mathrm{J}}$ |  | 125 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $T_{\mathrm{S}}$ | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |  |
| Chermal resistance <br> (junction to ambient) | $R_{\mathrm{thA}}$ |  | 75 | $\mathrm{~K} / \mathrm{W}$ |  |

## Mixer Oscillator

| Supply voltage | $V_{\mathrm{VCCA}}$ | -0.3 | 6 | V |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Current | $I_{\mathrm{VCCA}}$ |  | 38 | mA |  |
| Output IF, IF | $I_{\mathrm{IF}, \overline{\mathrm{F}}}$ |  | 9 | mA | Open collector |

Note: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### 4.2 Operating Range

| Parameter | Symbol | Limit Values |  | Unit | Remarks |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | min. | max. |  |  |
| Supply voltage | $V_{\mathrm{VCCD}}$ | 4.5 | 5.5 | V |  |
|  | $V_{\mathrm{VCCA}}$ | 4.5 | 5.5 | V |  |
| Supply current | $I_{\mathrm{VCCD}}$ | 16 | 33 | mA |  |
|  | $I_{\mathrm{VCCA}}$ | 16 | 33 | mA |  |
|  | $V_{\mathrm{IF}, \overline{\mathrm{IF}}}$ | 4.5 | 5.5 | V | Open collector |
| Mixer output current | $I_{\mathrm{IF}, \overline{\mathrm{F}}}$ | 4.0 | 8.0 | mA | Open collector |
| Programmable divider factor | $N$ | 256 | 32767 |  |  |
| VHF mixer input frequency range | $f_{\mathrm{MIXV}}$ | 30 | 500 | MHz |  |
| UHF mixer input frequency range | $f_{\mathrm{MIXU}}$ | 400 | 900 | MHz |  |
| VHF oscillator frequency range | $f_{\mathrm{OV}}$ | 30 | 500 | MHz |  |
| UHF oscillator frequency range | $f_{\mathrm{OU}}$ | 400 | 900 | MHz |  |
| Ambient temperature | $T_{\mathrm{A}}$ | -20 | 80 | ${ }^{\circ} \mathrm{C}$ |  |

Note: In the operating range the functions given in the circuit description are fulfilled.

### 4.3 AC/DC Characteristics

$V_{\text {vcco }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $80^{\circ} \mathrm{C}$

| Parameter | Symbol | Limit Values |  | Unit | Test Condition |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | min. | typ. | max. |  |  |

## PLL

| Supply <br> current | $I_{\mathrm{VCCD}}$ | 19 | 24 | 29 | mA | $V_{\mathrm{VCCD}}=5 \mathrm{~V}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Crystal Oscillator Connections Q, $\overline{\mathbf{Q}}$

| Crystal frequency | $f_{\mathrm{Q}}$ | 3.2 | 4.0 | 4.8 | MHz | Series resonance |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal resistance ${ }^{1)}$ | $R_{\text {Q }}$ | 10 |  | 100 | $\Omega$ | Series resonance |
| Oscillation frequency | $f_{0}$ | 3.99975 | 4.000 | 4.00025 | MHz | $f_{\mathrm{Q}}=4 \mathrm{MHz}$ |
| Drive current ${ }^{1 \text { ) }}$ | $I_{Q}$ | t.b.d. | t.b.d. | t.b.d. | $\mu$ Arms | $f_{\mathrm{Q}}=4 \mathrm{MHz}$ |
| Input impedance ${ }^{1)}$ | $Z_{Q}$ | - 600 | - 750 | - 900 | $\Omega$ | $f_{\mathrm{Q}}=4 \mathrm{MHz}$ |
| Margin from $1^{\text {st }}$ (fundamental) to $2^{\text {nd }}$ and $3^{\text {rd }}$ harmonics ${ }^{1)}$ | $a_{\text {H }}$ |  |  | 20 | dB | $f_{\mathrm{Q}}=4 \mathrm{MHz}$ |

${ }^{1)}$ Design note only: no $100 \%$ final inspection.
4.3 AC/DC Characteristics (cont'd)
$V_{\text {vcco }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $80^{\circ} \mathrm{C}$

| Parameter | Symbol | Limit Values |  | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | min. | typ. max. |  |  |

Charge Pump Output CHGPMP ( $V_{\text {vcco }}=5 \mathrm{~V}$ )

| HIGH output <br> current | $I_{\mathrm{CPH}}$ | $\pm 90$ | $\pm 220$ | $\pm 300$ | $\mu \mathrm{~A}$ | $5 \mathrm{I}=$ ' 1 ', $V_{\mathrm{CP}}=2 \mathrm{~V}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOW output <br> current | $I_{\mathrm{CPL}}$ | $\pm 22$ | $\pm 50$ | $\pm 75$ | $\mu \mathrm{~A}$ | $5 \mathrm{I}=$ ' 0 ', $V_{\mathrm{CP}}=2 \mathrm{~V}$ |
| Tristate <br> current | $I_{\mathrm{CPZ}}$ |  | 1 |  | nA | $\mathrm{T} 0=$ ' 1 ', $V_{\mathrm{CP}}=2 \mathrm{~V}$ |
| Output <br> voltage | $V_{\mathrm{CP}}$ | 1.0 |  | 2.5 | V | locked |

Drive Output TUNE (open collector)

| HIGH output <br> current | $I_{\mathrm{TH}}$ |  |  | 10 | $\mu \mathrm{~A}$ | $V_{\mathrm{TH}}=33 \mathrm{~V}, \mathrm{~T} 0={ }^{\prime} 1^{\prime}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOW output <br> voltage | $V_{\mathrm{TL}}$ |  |  | 0.5 | V | $I_{\mathrm{TL}}=1.5 \mathrm{~mA}$ |

## Port Outputs P0, P1, P2 (open collector)

| HIGH output <br> current | $I_{\mathrm{POH}}$ |  |  | 10 | $\mu \mathrm{~A}$ | $V_{\mathrm{POH}}=13.5 \mathrm{~V}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOW output <br> voltage | $V_{\mathrm{POL}}$ |  |  | 0.5 | V | $I_{\mathrm{POL}}=15 \mathrm{~mA}$ |

4.3 AC/DC Characteristics (cont'd)
$V_{\text {VCcD }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $80^{\circ} \mathrm{C}$

| Parameter | Symbol | Limit Values |  | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | min. | typ. max. |  |  |

## TTL Port Inputs P0, P1

| HIGH input <br> voltage | $V_{\text {PIH }}$ | 2.7 |  |  | V |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOW input <br> voltage | $V_{\text {PIL }}$ |  |  | 0.8 | V |  |
| HIGH input <br> current | $I_{\text {PIH }}$ |  |  | 10 | $\mu \mathrm{~A}$ | $V_{\mathrm{PIH}}=13.5 \mathrm{~V}$ |
| LOW input <br> current | $I_{\text {PIL }}$ |  | -10 |  | $\mu \mathrm{~A}$ | $V_{\mathrm{PIL}}=0 \mathrm{~V}$ |

## ADC Port Input P2

| HIGH input <br> current | $I_{\text {ADCH }}$ |  |  | 10 | $\mu \mathrm{~A}$ |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOW input <br> current | $I_{\text {ADCL }}$ | -10 |  |  | $\mu \mathrm{~A}$ |  |

## Address Selection Input CAS

| HIGH input <br> current | $I_{\text {CASH }}$ |  |  | 50 | $\mu \mathrm{~A}$ | $V_{\text {CASH }}=5 \mathrm{~V}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOW input <br> current | $I_{\text {CASL }}$ | -50 |  |  | $\mu \mathrm{~A}$ | $V_{\text {CASL }}=0 \mathrm{~V}$ |

4.3 AC/DC Characteristics (cont'd)
$V_{\text {vcco }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $80^{\circ} \mathrm{C}$

| Parameter | Symbol | Limit Values |  | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | min. | typ. max. |  |  |

$\mathbf{I}^{2} \mathrm{C}$ Bus
Bus Inputs SCL, SDA

| HIGH input <br> voltage | $V_{\mathrm{IH}}$ | 3 |  | 5.5 | V |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOW input <br> voltage | $V_{\mathrm{IL}}$ |  |  | 1.5 | V |  |
| HIGH input <br> current | $I_{\mathrm{HH}}$ |  |  | 10 | $\mu \mathrm{~A}$ | $V_{\mathrm{HH}}=V_{\mathrm{S}}$ |
| LOW input <br> current | $I_{\mathrm{IL}}$ | -20 |  |  | $\mu \mathrm{~A}$ | $V_{\mathrm{IL}}=0 \mathrm{~V}$ |

## Bus Output SDA (open collector)

| HIGH output <br> current | $I_{\mathrm{OH}}$ |  |  | 10 | $\mu \mathrm{~A}$ | $V_{\mathrm{OH}}=5.5 \mathrm{~V}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOW output <br> voltage | $V_{\mathrm{OL}}$ |  |  | 0.4 | V | $I_{\mathrm{OL}}=3 \mathrm{~mA}$ |

## Edge Speed SCL, SDA

| Rise time | $t_{\mathrm{r}}$ |  |  | 300 | ns |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Fall time | $t_{\mathrm{f}}$ |  |  | 300 | ns |  |

## Clock Timing SCL

| Frequency | $f_{\mathrm{SCL}}$ | 0 |  | 400 | kHz |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| HIGH pulse <br> width | $t_{\mathrm{H}}$ | 0.6 |  |  | $\mu \mathrm{~s}$ |  |
| LOW pulse <br> width | $t_{\mathrm{L}}$ | 1.3 |  |  | $\mu \mathrm{~s}$ |  |

4.3 AC/DC Characteristics (cont'd)
$V_{\mathrm{VCCD}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $80^{\circ} \mathrm{C}$

| Parameter | Symbol | Limit Values |  |  | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | min. | typ. | max. |  |  |

## Start Condition

| Set-up time | $t_{\text {susta }}$ | 0.6 |  |  | $\mu \mathrm{~s}$ |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Hold time | $t_{\text {hsta }}$ | 0.6 |  |  | $\mu \mathrm{~s}$ |  |

## Stop Condition

| Set-up time | $t_{\text {susto }}$ | 0.6 |  |  | $\mu \mathrm{~s}$ |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Bus free | $t_{\text {buf }}$ | 1.3 |  |  | $\mu \mathrm{~s}$ |  |

## Data Transfer

| Set-up time | $t_{\text {sudat }}$ | 0.1 |  |  | $\mu \mathrm{~s}$ |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Hold time | $t_{\text {hdat }}$ | 0 |  |  | $\mu \mathrm{~s}$ |  |
| Input <br> hysteresis <br> SCL, SDA |  |  |  |  |  |  |
| $1)$ | $V_{\text {hys }}$ |  | 200 |  | mV |  |
| Noise <br> immunity <br> SCL, SDA | $V_{\mathrm{N}}$ |  | 5 |  | Vpp | $f_{\mathrm{N}}=2 \mathrm{MHz} \ldots 14 \mathrm{MHz}$ |
| Capacitive <br> load for each <br> bus line | $C_{\mathrm{L}}$ |  |  | 400 | pF |  |

${ }^{1)}$ Design note only: no $100 \%$ final inspection.
${ }^{2}$ ) Sinusoidal noise signal applied via a 33 pF coupling capacitor.

### 4.3 AC/DC Characteristics

$V_{\text {vCCD }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Symbol | Limit Values |  | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | min. | typ. max. |  |  |

## Mixer Oscillator

| Current <br> consumption | $I_{\mathrm{VCCA}}$ | 15 | 21 | 27 | mA | Bit $\mathrm{V} / \mathrm{U}=$ ' 'L' |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | $I_{\mathrm{VCCA}}$ | 18 | 24 | 30 | mA | Bit $\mathrm{V} / \mathrm{U}=$ 'H' |
| Mixer output <br> impedance | $R_{\mathrm{IF}, \overline{\mathrm{F}}}$ |  | 20 |  | $\mathrm{k} \Omega$ | Parallel equivalent circuit |
|  | $C_{\mathrm{IF}, \overline{\mathrm{F}}}$ |  | 0.5 |  | pF | Parallel equivalent circuit |

## VHF and HYPER Circuit Section

| Oscillator frequency range | $f_{\text {oscv }}$ | 80 |  | 170 | MHz | $V_{\text {d }}=0 \ldots 28 \mathrm{~V}$; VHF |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $f_{\text {osch }}$ | 140 |  | 450 | MHz | $V_{\mathrm{d}}=0 \ldots 28 \mathrm{~V}$; HYP |
| Oscillator drift | $\Delta f_{\text {oscv }}$ |  |  | 400 | kHz | $V_{S}=5 \mathrm{~V} \pm 10 \%$ |
|  | $\Delta f_{\text {oscv }}$ |  |  | 500 | kHz | $\Delta T=25^{\circ} \mathrm{C}$ |
|  | $\Delta f_{\text {oscv }}$ |  |  | 100 | kHz | $t=5 \mathrm{~s}$ up to 15 min after switching on |
| Oscillator pulling | $V_{\text {MIXV }}$ | 100 | 108 |  | dB $\mu \mathrm{V}$ | $\Delta f=10 \mathrm{kHz}$ in channel E2 |
|  | $V_{\text {MIXV }}$ | 100 | 108 |  | dB $\mu \mathrm{V}$ | $\Delta f=10 \mathrm{kHz} \text { in }$ channel S10 |
|  | $V_{\text {MIXV }}$ | 80 | 88 |  | $\mathrm{dB} \mu \mathrm{V}$ | $\Delta f_{\text {int }}=\mathrm{E} 2+\mathrm{N}+5-1 \mathrm{MHz}$ |
|  | $V_{\text {MIXV }}$ | 80 | 88 |  | dB $\mu \mathrm{V}$ | $\Delta f_{\text {int }}=S 10+N+5-1 \mathrm{MHz}$ |
| Mixer gain | $G_{\text {MixV }}$ | 11 | 14 | 17 | dB |  |
| Mixer noise figure | $F_{\text {MixV }}$ |  | 5 | 8 | dB | Channel E2 (DSB) |
|  | $F_{\text {MixV }}$ |  | 5 | 8 | dB | Channel 10 (DSB) |
| Crosstalk <br> $f_{\text {in }} /$ LO | $V_{\text {MixV }}$ | 150 | 1000 |  | mVrms | Max. input level for 10 dB distance $f_{\text {in }} / \mathrm{LO}$ |
| Mixer input impedance | $R_{\text {MixV }}$ |  | 20 |  | $\Omega$ | Serial equivalent circuit |
|  | $L_{\text {MixV }}$ |  | 10 |  | nH | Serial equivalent circuit |
| IF suppression | $a_{1 F}$ |  | 20 |  | dB | $V_{\text {Mix }}=80 \mathrm{~dB} \mu \mathrm{~V}$ |

### 4.3 AC/DC Characteristics (cont'd)

$V_{\mathrm{VCCD}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, T_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Symbol | Limit Values |  |  | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | min. | typ. $\quad$ max. |  |  |  |

## UHF Circuit Section

| Oscillator frequency range | $f_{\text {OSCu }}$ | 440 |  | 900 | MHz | $V_{\mathrm{t}}=0 \ldots 28 \mathrm{~V}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator drift | $\Delta f_{\text {Oscu }}$ |  |  | 400 | kHz | $V_{\mathrm{S}}=5 \mathrm{~V} \pm 10 \%$ |
|  | $\Delta f_{\text {oscu }}$ |  |  | 800 | kHz | $\Delta T=25^{\circ} \mathrm{C}$ |
|  | $\Delta f_{\text {OScu }}$ |  |  | 100 | kHz | $t=5 \mathrm{~s}$ up to 15 min after switching on |
| Oscillator pulling | $V_{\text {MIXU }}$ | 100 | 108 |  | B $\mu \mathrm{V}$ | $\Delta f=10 \mathrm{kHz} \text { in }$ channel E21 |
|  | $V_{\text {MIXU }}$ | 100 | 108 |  | $\mathrm{B} \mathrm{\mu} \mathrm{~V}$ | $\Delta f=10 \mathrm{kHz} \text { in }$ channel E68 |
|  | $V_{\text {MIXU }}$ | 80 | 88 |  | $\mathrm{dB} \mu \mathrm{V}$ | $\Delta f_{\text {int }}=\mathrm{E} 21+\mathrm{N}+5-1 \mathrm{MHz}$ |
|  | $V_{\text {MIXU }}$ | 80 | 88 |  | $\mathrm{dB} \mu \mathrm{V}$ | $\Delta f_{\text {int }}=\mathrm{E} 68+\mathrm{N}+5-1 \mathrm{MHz}$ |
| Mixer gain | $G_{\text {MixU }}$ | 11 | 14 | 17 | dB |  |
| Mixer noise figure | $F_{\text {MixU }}$ |  | 6 | 9 | dB | Channel E21 (DSB) |
|  | $F_{\text {MixU }}$ |  | 7 | 10 | dB | Channel E68 (DSB) |
| Crosstalk $f_{\mathrm{in}} / \mathrm{LO}$ | $V_{\text {MixU }}$ | 150 | 1000 |  | mVrms | Max. input level for 10 dB distance $f_{\text {in }} / \mathrm{LO}$ |
| Mixer input impedance | $R_{\text {MixU }}$ |  | 20 |  | $\Omega$ | Serial circuit equivalent |
|  | $L_{\text {MixU }}$ |  | 10 |  | nH | Serial circuit equivalent |
| IF suppression | $a_{\text {IF }}$ |  | 20 |  | dB | $V_{\text {Mix }}=80 \mathrm{~dB} \mu \mathrm{~V}$ |

Note: The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not otherwise specified, typical characteristics apply at $T_{A}=25^{\circ} \mathrm{C}$ and the given supply voltage.

## Test Circuit 1



Figure 4
Measurement of Crystal Oscillator Frequency


Figure 5
Equivalent I/O-Schematic

## Test Circuit 2



Figure 6
Measurement of S-Parameters S11, S12, S21, S22 and Calculation of $\pi$-Equivalent Circuit

Table 5
Test Frequency

| Test Point | Test Frequency <br> in MHz | Pin $\mathbf{x}$ | Pin $\mathbf{y}$ |
| :--- | :--- | :--- | :--- |
| Mixer input impedance VHF | 300 | 3 | 4 |
| Mixer input impedance UHF | 600 | 1 | 2 |

## Test Circuit 3



Figure 7
Measurement of Output Impedance
by Measurement of S-Parameters S11, S12, S21, S22 at 45 MHz

Test Circuit 4


Figure 8

## Equivalent I/O-Schematic



Figure 9
Equivalent I/O-Schematic of Charge Pump


Figure 10

## Equivalent I/O-Schematic of Port Pins



Figure 11
Equivalent I/O-Schematic of CAS Pin
$\qquad$


Figure 12
Equivalent I/O-Schematic of SDA/SCL Pins


Figure 13
Equivalent I/O-Schematic of MIXU/ $\overline{\mathrm{MIXU}} / \mathrm{MIXV} / \overline{\mathrm{MIXV}}$ Pins


Figure 14
Equivalent I/O-Schematic of UHF- VHF-Oscillator Pins


Figure 15

## $\mathrm{I}^{2} \mathrm{C}$ Bus Timing

## $5 \quad$ Package Outlines

## P-DSO-28-1

(Plastic Dual Small Outline Package)


1) Does not include plastic or metal protrusion of 0.15 max. per side
2) Does not include dambar protrusion

## Sorts of Packing

Package outlines for tubes, trays etc. are contained in our
Data Book "Package Information".
SMD = Surface Mounted Device
Dimensions in mm

