## ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR ### GENERAL DESCRIPTION The ICS843002I-41 is a member of the HiperClockS<sup>™</sup> family of high performance clock solutions from ICS. The ICS843002I-41 is a PLL based synchronous clock generator that is optimized for SONET/SDH line card applications where jitter attenuation and frequency translation is needed. The device contains two internal PLL stages that are cascaded in series. The first PLL stage uses a VCXO which is optimized to provide reference clock jitter attenuation and to be jitter tolerant, and to provide a stable reference clock for the 2nd PLL stage (typically 19.44MHz). The second PLL stage provides additional frequency multiplication (x32), and it maintains low output jitter by using a low phase noise FemtoClock™ VCO. PLL multiplication ratios are selected from internal lookup tables using device input selection pins. The device performance and the PLL multiplication ratios are optimized to support non-FEC (non-Forward Error Correction) SONET/SDH applications with rates up to OC-48 (SONET) or STM-16 (SDH). The VCXO requires the use of an external, inexpensive pullable crystal. VCXO PLL uses external passive loop filter components which are used to optimize the PLL loop bandwidth and damping characteristics for the given line card application. The ICS843002I-41 includes two clock input ports. Each one can accept either a single-ended or differential input. Each input port also includes an activity detector circuit, which reports input clock activity through the LOR0 and LOR1 logic output pins. The two input ports feed an input selection mux. "Hitless switching" is accomplished through proper filter tuning. Jitter transfer and wander characteristics are influenced by loop filter tuning, and phase transient performance is influenced by both loop filter tuning and alignment error between the two reference clocks. Typical ICS843002I-41 configuration in SONET/SDH Systems: - VCXO 19.44MHz crystal - Loop bandwidth: 50Hz 250Hz - Input Reference clock frequency selections: 19.44MHz, 38.88MHz, 77.76MHz, 155.52MHz, 311.04MHz, 622.08MHz - Output clock frequency selections: 19.44MHz, 77.76MHz, 155.52MHz, 311.04MHz, 622.08MHz, Hi-Z #### **FEATURES** - (2) Differential LVPECL outputs - Selectable CLKx, nCLKx differential input pairs - CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL or single-ended LVCMOS or LVTTL levels - · Maximum output frequency: 700MHz - FemtoClock VCO frequency range: 560MHz 700MHz - RMS phase jitter @ 155.52MHz, using a 19.44MHz crystal (12kHz to 20MHz): 0.81ps (typical) - Full 3.3V or mixed 3.3V core/2.5V output supply voltage - -40°C to 85°C ambient operating temperature #### PIN ASSIGNMENT #### ICS843002I-41 32-Lead VFQFN 5mm x 5mm x 0.75mm package body **K Package**Top View The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. # ICS843002I-41 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR ## **BLOCK DIAGRAM** NOTE 1: 19.44MHz VCXO crystal shown is typical for SONET/SDH device applications. # ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR TABLE 1. PIN DESCRIPTIONS | Number | Name | Тур | е | Description | |------------------|------------------------------|------------------------|---------------------|------------------------------------------------------------------------------------------| | 1, 2 | LF1, LF0 | Analog<br>Input/Output | | Loop filter connection node pins. | | 3 | ISET | Analog<br>Input/Output | | Charge pump current setting pin. | | 4 | V <sub>cc</sub> | Power | | Core power supply pin. | | 5 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 6 | nCLK0 | Input | Pullup/<br>Pulldown | Inverting differential clock input. $V_{cc}/2$ bias voltage when left floating. | | 7 | CLK_SEL | Input | Pulldown | Input clock select. LVCMOS/LVTTL interface levels. See Table 3A. | | 8 | QA_SEL2 | Input | Pulldown | LVPECL output divider control for QA/nQA outputs. See Table 3C. | | 9,<br>10 | QA_SEL1,<br>QA_SEL0 | Input | Pullup | LVPECL output divider control for QA/nQA outputs. See Table 3C. | | 11 | QB_SEL2 | Input | Pulldown | LVPECL output divider control for QB/nQB outputs. See Table 3C. | | 12,<br>13 | QB_SEL1,<br>QB_SEL0 | Input | Pullup | LVPECL output divider control for QB/nQB outputs. See Table 3C. | | 14 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 15, 16 | QA, nQA | Output | | Differential clock output pair. LVPECL interface levels. | | 17, 27 | $V_{_{EE}}$ | Power | | Negative supply pins. | | 18, 19 | QB, nQB | Output | | Differential clock output pair. LVPECL interface levels. | | 20 | V <sub>CCO_LVPECL</sub> | Power | | Output power supply pin for QA, nQA and QB, nQB. | | 21 | V <sub>CCO_LVCMOS</sub> | Power | | Power supply pin for LOR0 and LOR1. | | 22 | nc | Unused | | No connect. | | 23 | LOR1 | Output | | Alarm output, loss of reference for CLK1. LVCMOS/LVTTL interface levels. | | 24 | LOR0 | Output | | Alarm output, loss of reference for CLK0. LVCMOS/LVTTL interface levels. | | 25 | nCLK1 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>cc</sub> /2 bias voltage when left floating. | | 26 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 28,<br>29,<br>30 | R_SEL0,<br>R_SEL1,<br>R_SEL2 | Input | Pulldown | Input divider selection. LVCMOS/LVTTL interface. See Table 3B. | | 31,<br>32 | XTAL_OUT,<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_OUT is the output. XTAL_IN is the input. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 50 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 50 | | kΩ | # ICS843002I-41 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR TABLE 3A. INPUT REFERENCE SELECTION FUNCTION TABLE | Inputs | | | | | | | |---------|----------------|--|--|--|--|--| | CLK_SEL | Input Selected | | | | | | | 0 | CLK0 | | | | | | | 1 | CLK1 | | | | | | TABLE 3B. INPUT REFERENCE DIVIDER SELECTION FUNCTION TABLE | | Inputs | |----------|-----------------------------------| | R_SEL2:0 | R Divider Value or State | | 000 | ÷1 | | 001 | ÷2 | | 010 | ÷4 | | 011 | ÷8 | | 100 | ÷16 | | 101 | ÷32 | | 110 | bypass VCXO PLL | | 111 | bypass VCXO and FemtoClock™ PLL's | TABLE 3C. OUTPUT DIVIDER SELECTION FUNCTION TABLE | | Inputs | | | | | | |-----------|--------------------------------------------------------------------------|--|--|--|--|--| | Qx_SEL2:0 | Output Divider Value or State | | | | | | | 000 | Output Q and nQ Hi-Z | | | | | | | 001 | ÷32 | | | | | | | 010 | ÷8 | | | | | | | 011 | ÷4 | | | | | | | 100 | ÷16 | | | | | | | 101 | ÷2 | | | | | | | 110 | ÷1 | | | | | | | 111 | Output Q at LVPECL V <sub>OL</sub> , Output nQ at LVPECL V <sub>OH</sub> | | | | | | ## ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_I$ -0.5V to $V_{CC}$ + 0.5V Outputs, $V_0$ (LVCMOS) -0.5V to $V_{CCO} + 0.5V$ Outputs, I<sub>O</sub> (LVPECL) Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 34.8°C/W (0 Ifpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. $\textbf{TABLE 4A. Power Supply DC Characteristics, } V_{\text{CC}} = V_{\text{CCA}} = 3.3 \text{V} \pm 5\%, V_{\text{CCO\_LVCMOS}}, V_{\text{CCO\_LVPECL}} = 3.3 \text{V} \pm 5\% \text{ or } 2.5 \text{V} \pm 5\%, \text{or 2.5$ $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCO_LVCMOS</sub> , | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCO_LVPECL</sub> | | | 2.375 | 2.5 | 2.625 | V | | I <sub>EE</sub> | Power Supply Current | | | 175 | | mA | | I <sub>CCA</sub> | Analog Supply Current | | | 10 | | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , $V_{CCO LVCMOS} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|-----------------------|---------------------------------------------|---------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Vol | tage | | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Volt | age | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input<br>High Current | CLK_SEL, QA_SEL2,<br>QB_SEL2, R_SEL0:R_SEL2 | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | | QA_SEL0:1, QB_SEL0:1 | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | Input | CLK_SEL, QA_SEL2,<br>QB_SEL2, R_SEL0:R_SEL2 | $V_{CC} = 3.465V,$ $V_{IN} = 0V$ | -5 | | | μΑ | | I I <sub>IL</sub> | Low Current | QA_SEL0:1, QB_SEL0:1 | $V_{CC} = 3.465V,$ $V_{IN} = 0V$ | -150 | | | μΑ | | \/ | Output | LODO LODI: NOTE 1 | $V_{CCO\_LVCMOS} = 3.3V$ | 2.6 | | | V | | V <sub>OH</sub> | High Voltage | igh Voltage LOR0, LOR1; NOTE 1 | $V_{CCO\_LVCMOS} = 2.5V$ | 1.8 | | | V | | V <sub>OL</sub> | Output<br>Low Voltage | LOR0, LOR1; NOTE 1 | $V_{CCO\_LVCMOS} = 3.3V \text{ or}$<br>2.5V | | | 0.5 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{\text{CCO\_LVCMOS}}/2$ . See Parameter Measurement Information Section, "Output Lead Test Circuit" "Output Load Test Circuit". # ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR $\textbf{Table 4C. Differential DC Characteristics, } V_{\text{CC}} = V_{\text{CCA}} = 3.3 \text{V} \pm 5\%, V_{\text{CCO\_LVPECL}} = 3.3 \text{V} \pm 5\% \text{ or } 2.5 \text{V} \pm 5\%, \text{$ $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------------------|--------------|--------------------------------|-----------------------|---------|------------------------|-------| | [ | Input High Current | CLK0, CLK1 | V - V - 2.465V | | | 150 | μΑ | | I 'IH | Input High Current | nCLK0, nCLK1 | $V_{IN} = V_{CC} = 3.465V$ | | | 150 | μΑ | | | lt l 0t | CLK0, CLK1 | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5 | | | μΑ | | ¹ <sub>IL</sub> | Input Low Current | nCLK0, nCLK1 | $V_{IN} = 0V, V_{CC} = 3.465V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage; NOTE 1, 2 | | | V <sub>EE</sub> + 0.5 | | V <sub>cc</sub> - 0.85 | V | NOTE 1: Common mode voltage is defined as $V_{\rm in}$ . NOTE 2: For single ended applications, the maximum input voltage for CLKx, nCLKx is $V_{cc}$ + 0.3V. $\textbf{TABLE 4D. LVPECL DC Characteristics, } V_{\text{CC}} = V_{\text{CCA}} = 3.3V \pm 5\%, V_{\text{CCO\_LVPECL}} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, T_{\text{A}} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | $V_{\text{SWING}}$ | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to $\mbox{ } \mbox{V}_{\mbox{\tiny CCO\_LVPECL}}$ - 2V. See "Parameter Measurement Information" section, "Output Load Test Circuit". Table 5. Crystal Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|------------------------------|-----------------|---------|----------|---------|-------| | f <sub>N</sub> | Nominal Frequency | | | 19.44 | | MHz | | f <sub>T</sub> | Frequency Tolerance | | | | ±TBD | ppm | | fs | Frequency Stability | | | | ±TBD | ppm | | | Operating Temperature Range | | 0 | | 70 | °C | | C <sub>L</sub> | Load Capacitance | | | 12 | | pF | | C <sub>o</sub> | Shunt Capacitance | | | 4 | | pF | | C <sub>O</sub> /C <sub>1</sub> | Pullability Ratio | | | 220 | 240 | | | ESR | Equivalent Series Resistance | | | | 50 | Ω | | | Drive Level | | | | 1 | mW | | | Mode of Operation | | F | undament | al | | ## ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR Table 6A. AC Characteristics, $V_{CC} = V_{CCA} = V_{CCO\_LVCMOS}$ , $V_{CCO\_LVPECL} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|---------------------------------------|------------------------------------------------|---------|---------|---------|-------| | F <sub>out</sub> | Output Frequency | | 19.44 | | 700 | MHz | | tjit(ø) | RMS Phase Jitter, (Random);<br>NOTE 1 | 155.52MHz, Integration range:<br>12kHz - 20MHz | | 0.81 | | ps | | tsk(o) | Output Skew; NOTE 2, 3 | | | 105 | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | | 890 | | ps | | odc | Output Duty Cycle | | | 50 | | % | See Parameter Measurement Information section. NOTE 1: Please refer to the Phase Noise Plot. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. $\textbf{Table 6B. AC Characteristics,} \ V_{\text{CC}} = V_{\text{CCA}} = 3.3 \text{V} \pm 5\%, \ V_{\text{CCO\_LVCMOS}}, \ V_{\text{CCO\_LVPECL}} = 2.5 \text{V} \pm 5\%, \ \text{Ta} = -40 ^{\circ} \text{C} \ \text{to} \ 85 ^{\circ} \text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|---------------------------------------|-------------------------------------------------|---------|---------|---------|-------| | F <sub>out</sub> | Output Frequency | | 19.44 | | 700 | MHz | | <i>t</i> jit(ø) | RMS Phase Jitter, (Random);<br>NOTE 1 | 155.52 MHz, Integration range:<br>12kHz - 20MHz | | 0.83 | | ps | | tsk(o) | Output Skew; NOTE 2, 3 | | | 95 | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | | 900 | | ps | | odc | Output Duty Cycle | | | 50 | | % | See Parameter Measurement Information section. NOTE 1: Please refer to the Phase Noise Plot. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. # ICS843002I-41 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### TYPICAL PHASE NOISE AT 155.52MHz OFFSET FREQUENCY (Hz) # ICS843002I-41 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR ## PARAMETER MEASUREMENT INFORMATION #### 3.3V CORE/3.3V LVPECL OUTPUT LOAD AC TEST CIRCUIT 3.3V Core/2.5V LVPECL OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL PHASE JITTER #### **OUTPUT SKEW** OUTPUT DUTY CYCLE/PULSE WIDTH/tPERIOD #### **OUTPUT RISE/FALL TIME** ## ICS843002I-41 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR ## **APPLICATION INFORMATION** #### DESCRIPTION OF THE PLL STAGES The ICS843002I-41 is a two stage device, a VCXO PLL followed by a low phase noise FemtoClock PLL. The VCXO uses an external pullable crystal which can be pulled ±100ppm by the VCXO PLL circuitry to phase lock it to the input reference frequency. The FemtoClock PLL is a wide bandwidth PLL (about 800kHz) which means it will phase track the VCXO PLL. Most of the reference clock jitter attenuation needs to be accomplished by VCXO PLL. By using the bypass FemtoClock PLL mode (Table 3B), the selected input reference clock can be passed directly to the FemtoClock PLL which will multiply it up by 32 to a higher frequency. A second mode, VCXO and FemtoClock bypass, routes the selected input refrence directly to the LVPECL output dividers. #### VCXO PLL Loop Response Considerations Loop response characteristics of the VCXO PLL is affected by the VCXO feedback divider value (bandwidth and damping factor), and by the external loop filter components (bandwidth, damping factor, and 2<sup>nd</sup> frequency response). A practical range of VCXO PLL bandwidth is from about 10Hz to about 1kHz. The setting of VCXO PLL bandwidth and damping factor is covered later in this document. A PC based PLL bandwidth calculator is also under development. For assistance with loop bandwidth suggestions or value calculation, please contact ICS applications. #### SETTING THE VCXO PLL LOOP RESPONSE The VCXO PLL loop response is determined both by fixed device characteristics and by other characteristics set by the user. This includes the values of $R_{\rm S}$ , $C_{\rm S}$ , $C_{\rm P}$ and $R_{\rm SET}$ as shown in the External VCXO PLL Components figure on this page. The VCXO PLL loop bandwidth is approximated by: NBW (VCXO PLL) = $$\frac{R_{S} \times I_{CP} \times K_{O}}{32}$$ #### WHERE: $R_s =$ Value of resistor $R_s$ in loop filter in Ohms $I_{CP}$ = Charge pump current in amps (see table on page 12) K<sub>0</sub> = VCXO Gain in Hz/V The above equation calculates the "normalized" loop bandwidth (denoted as "NBW") which is approximately equal to the - 3dB bandwidth. NBW does not take into account the effects of damping factor or the second pole imposed by $C_{\rm p}$ . It does, however, provide a useful approximation of filter performance. To prevent jitter on the clock output due to modulation of the VCXO PLL by the phase detector frequency, the following general rule should be observed: NBW (VCXO PLL) $$\leq \frac{f \text{ (Phase Detector)}}{20}$$ $f(Phase Detector) = Input Frequency \div (R Divider x 32)$ The PLL loop damping factor is determined by: DF (VCLK) = $$\frac{R_s}{2} \times \sqrt{\frac{I_{CP} \times C_s \times K_o}{32}}$$ #### WHERE: $C_S$ = Value of capacitor $C_S$ in loop filter in Farads ## ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### EXTERNAL VCXO PLL COMPONENTS In general, the loop damping factor should be 0.7 or greater to ensure output stability. A higher damping factor will create less peaking in the passband. A higher damping factor may also increase lock time and output clock jitter when there is excess digital noise in the system application, due to the reduced ability of the PLL to respond to and therefore compensate for phase noise ingress. The external crystal devices and loop filter components should be kept close to the device. Loop filter and crystal PCB connection traces should be kept short and well separated from each other and from other signal traces. Other signal traces should not run underneath the device, the loop filter or crystal components. #### Notes on Setting the Value of C. As another general rule, the following relationship should be maintained between components $\rm C_s$ and $\rm C_p$ in the loop filter: $$C_p = \frac{C_s}{20}$$ $\rm C_p$ establishes a second pole in the VCXO PLL loop filter. For higher damping factors (> 1), calculate the value of $\rm C_p$ based on a $\rm C_s$ value that would be used for a damping factor of 1. This will minimize baseband peaking and loop instability that can lead to output jitter. $C_{\rm p}$ also dampens VCXO PLL input voltage modulation by the charge pump correction pulses. A $C_{\rm p}$ value that is too low will result in increased output phase noise at the phase detector frequency due to this. In extreme cases where input jitter is high, charge pump current is high, and $C_{\rm p}$ is too small, the VCXO PLL input voltage can hit the supply or ground rail resulting in nonlinear loop response. The best way to set the value of $C_{\rm p}$ is to use the filter response software under development from ICS (please refer to the following section). $C_{\rm p}$ should be increased in value until it just starts affecting the passband peak. #### LOOP FILTER RESPONSE SOFTWARE Online tools to calculate loop filter response (coming soon) at <a href="https://www.icst.com">www.icst.com</a>. Contact your local sales representative if a tool cannot be found for this product. #### Notes on External Crystal Load Capacitors In the loop filter schematic diagram, capacitors are shown between pins 32 to ground and between pins 31 to ground. These are optional crystal load capacitors which can be used to center tune the external pullable crystal (the crystal frequency can only be lowered by adding capacitance, it cannot be raised). Note that the addition of external load capacitors will decrease the crystal pull range and the Kvco value. ### Loss of Reference Indicator (LOR0 and LOR1) Output Pins. The LOR0 and LOR1 pins are controlled by the internal clock activity monitor circuits. The clock activity monitor circuits are clocked by the VCXO PLL phase detector feedback clock. The LOR output is asserted high if there are three consecutive feedback clock edges without any reference clock edges (in both cases, either a negative or positive transition is counted as an "edge"). The LOR output will otherwise be low. The activity monitor does not flag excessive reference transitions in an phase detector observation interval as an error. The monitor only distinguishes between transitions occurring and no transitions occurring. # ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### Notes on Setting Charge Pump Current The recommended range for the charge pump current is $50\mu A$ to $300\mu A$ . Below $50\mu A$ , loop filter charge leakage, due to PCB or capacitor leakage, can become a problem. This loop filter leakage can cause locking problems, output clock cycle slips, or low frequency phase noise. As can be seen in the loop bandwidth and damping factor equations or by using the filter response software available from ICS, increasing charge pump current ( $I_{\rm CP}$ ) increases both bandwidth and damping factor. #### CHARGE PUMP CURRENT, EXAMPLE SETTINGS | R <sub>SET</sub> | Charge Pump Current (I <sub>CP</sub> ) | |------------------|----------------------------------------| | 17.6k | 62.5µA | | 8.8k | 125μΑ | | 4.4k | 250μΑ | | 2.2k | 500μΑ | Figure 1. Charge Pump Current vs. Value of $R_{\text{SET}}$ (external resistor) Graph ## ICS843002I-41 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843002I-41 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm CC}, V_{\rm CCA},$ and $V_{\rm CCO}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 2 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm CCA}$ pin. FIGURE 2. POWER SUPPLY FILTERING #### TERMINATION FOR 2.5V LVPECL OUTPUT Figure 3A and Figure 3B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{\rm CC}$ - 2V. For $V_{\rm CC}$ = 2.5V, the $V_{\rm CC}$ - 2V is very close to ground level. The R3 in Figure 3B can be eliminated and the termination is shown in *Figure 3C*. FIGURE 3A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 3B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 3C. 2.5V LVPECL TERMINATION EXAMPLE ## ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### TERMINATION FOR 3.3V LVPECL OUTPUTS The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 4A and 4B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 4A. LVPECL OUTPUT TERMINATION FIGURE 4B. LVPECL OUTPUT TERMINATION ## ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 5A to 5E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 5A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 5A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 5B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 5C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 5D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 5E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE ## ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### SINGLE ENDED CLOCK INPUT INTERFACE When using a LVCMOS or LVTTL clock driver, the clock input is connected to the CLKx (CLK0 or CLK1) input pin. The nCLKx (nCLK0 or nCLK1) pin is left unconnected. To help reduce interference with the internal VCO circuits, an external resistor can be placed in series with the clock signal right near the CLKx input pin. Combined with the input pin capacitance, this resistor acts as a low pass signal filter. The typical value for this optional series filter resistor is $100\Omega.$ This will lower both the amplitude and edge rate of the clock input signal. In the case of a very short clock trace a series termination resistor may not be needed. FIGURE 6. SINGLE-ENDED CLOCK INPUT INTERFACE ## ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR ### Power Considerations This section provides information on power dissipation and junction temperature for the ICS843002I-41. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS843002I-41 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 175mA = 606.375mW - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 2 \* 30mW = 120mW Total Power $_{\text{Max}}$ (3.465V, with all outputs switching) = 606.375mW + 60mW = 666.38mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: Tj = $\theta_{IA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{14}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_{\Delta}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming an air flow of 0 linear feet per minute and a multi-layer board, the appropriate value is 34.8°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.666\text{W} * 34.8^{\circ}\text{C/W} = 108.2^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). #### Table 7. Thermal Resistance $\theta_{\text{JA}}$ for 32-pin VFQFN, Forced Convection $\theta_{\text{JA}}$ vs. Air Flow (Linear Feet per Minute) 0 Multi-Layer PCB, JEDEC Standard Test Boards 34.8°C/W ## ICS843002I-41 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 7. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$ $$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$ $$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega) * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega) * 1.7V = 10.2mW]$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # ICS843002I-41 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR ## **RELIABILITY INFORMATION** Table 8. $\theta_{JA} \text{vs. Air Flow Table for a 32 Lead VFQFN}$ $\theta_{JA}$ vs. Air Flow (Linear Feet per Minute) 0 Multi-Layer PCB, JEDEC Standard Test Boards 34.8°C/W #### **Transistor Count** The transistor count for ICS843002I-41 is: 5536 # ICS843002I-41 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### PACKAGE OUTLINE - K SUFFIX FOR A 32 LEAD VFQFN TABLE 9. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | |-----------------------------------------------|------------|---------|---------|--|--|--| | SYMBOL | VHHD-2 | | | | | | | | МІМІМИМ | NOMINAL | MAXIMUM | | | | | N | 32 | | | | | | | A | 0.80 | | 1.00 | | | | | A1 | 0 | | 0.05 | | | | | А3 | 0.25 Ref. | | | | | | | b | 0.18 | 0.25 | 0.30 | | | | | N <sub>D</sub> | | | 8 | | | | | N <sub>E</sub> | | | 8 | | | | | D | 5.00 BASIC | | | | | | | D2 | 1.25 | 2.25 | 3.25 | | | | | E | 5.00 BASIC | | | | | | | E2 | 1.25 | 2.25 | 3.25 | | | | | е | 0.50 BASIC | | | | | | | L | 0.30 | 0.40 | 0.50 | | | | Reference Document: JEDEC Publication 95, MO-220 # ICS843002I-41 # 700MHz, FEMTOCLOCKS<sup>TM</sup> VCXO BASED SONET/SDH JITTER ATTENUATOR #### TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|-------------|---------------|--------------------|---------------| | ICS843002AKI-41 | ICS43002A41 | 32 Lead VFQFN | tray | -40°C to 85°C | | ICS843002AKI-41T | ICS43002A41 | 32 Lead VFQFN | 2500 tape & reel | -40°C to 85°C | The aforementioned trademarks, HiPerClockS and FemtoClocks are trademarks of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.