# intel ## **ADVANCE INFORMATION** ## WORD-WIDE FlashFile™ MEMORY FAMILY 28F160S5, 28F320S5 Includes Extended Temperature Specifications - Two 32-Byte Write Buffers - 2 μs per Byte Effective Programming Time - Operating Voltage - \_ 5V Vcc - 5V Vpp - 70 ns Read Access Time (16 Mbit) 90 ns Read Access Time (32 Mbit) - High-Density Symmetrically-Blocked Architecture - 32 64-Kbyte Erase Blocks (16 Mbit) - 64 64-Kbyte Erase Blocks (32 Mbit) - System Performance EnhancementsSTS Status Output - Industry-Standard Packaging - SSOP and TSOP (16 Mbit) - SSOP (32 Mbit) - Cross-Compatible Command Support - Intel Standard Command Set - Common Flash Interface (CFI) - Scaleable Command Set (SCS) - 100,000 Block Erase Cycles - Enhanced Data Protection Features - Absolute Protection with V<sub>PP</sub> = GND - Flexible Block Locking - Block Erase/Program Lockout during Power Transitions - Configurable x8 or x16 I/O - Automation Suspend Options - Program Suspend to Read - Block Erase Suspend to Program - Block Erase Suspend to Read - ETOX<sup>™</sup> V Nonvolatile Flash Technology Intel's Word-Wide FlashFile™ memory family provides high-density, low-cost, nonvolatile, read/write storage solutions for a wide range of applications. The word-wide memories are available at various densities in the same package type. Their symmetrically-blocked architecture, voltage, and extended cycling provide highly flexible components suitable for resident flash arrays, SIMMs, and memory cards. Enhanced suspend capabilities provide an ideal solution for code or data storage applications. For secure code storage applications, such as networking, where code is either directly executed out of flash or downloaded to DRAM, the word-wide memories offer three levels of protection: absolute protection with V<sub>PP</sub> at GND, selective block locking, and program/erase lockout during power transitions. These alternatives give designers ultimate control of their code security needs. This family of products is manufactured on Intel's 0.4 $\mu m$ ETOX<sup>TM</sup> V process technology. It comes in the industry-standard 56-lead SSOP. In addition, the 16-Mb device is available in the industry-standard 56-lead TSOP package. June 1997 Order Number: 290609-001 Į Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. The 28F160S5 and 28F320S5 may contain design defects or errors known as errata. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from: Intel Corporation P.O. Box 7641 Mt. Prospect, IL 60056-7641 or call 1-800-879-4683 or visit Intel's website at http://www.intel.com COPYRIGHT © INTEL CORPORATION, 1997 CG-041493 \*Third-party brands and names are the property of their respective owners. ## **CONTENTS** | PAGE | PAGE | |---------------------------------------------|----------------------------------------------------------------| | 1.0 INTRODUCTION5 | 4.8 Write to Buffer Command26 | | 1.1 New Features5 | 4.9 Byte/Word Write Command26 | | 1.2 Product Overview5 | 4.10 STS Configuration Command27 | | 1.3 Pinout and Pin Description6 | 4.11 Block Erase Suspend Command27 | | | 4.12 Program Suspend Command27 | | 2.0 PRINCIPLES OF OPERATION9 | 4.13 Set Block Lock-Bit Commands28 | | 2.1 Data Protection10 | 4.14 Clear Block Lock-Bits Command28 | | 3.0 BUS OPERATION11 | 5.0 DESIGN CONSIDERATIONS38 | | 3.1 Read11 | 5.1 Three-Line Output Control38 | | 3.2 Output Disable11 | 5.2. STS and WSM Polling38 | | 3.3 Standby11 | 5.3 Power Supply Decoupling38 | | 3.4 Deep Power-Down11 | 5.4 VPP Trace on Printed Circuit Boards38 | | 3.5 Read Query Operation11 | 5.5 V <sub>CC</sub> , V <sub>PP</sub> , RP# Transitions38 | | 3.6 Read Identifier Codes Operation12 | 5.6 Power-Up/Down Protection38 | | 3.7 Write12 | | | 4.0 COMMAND DEFINITIONS12 | 6.0 ELECTRICAL SPECIFICATIONS39 | | 4.1 Read Array Command16 | 6.1 Absolute Maximum Ratings39 | | 4.2 Read Query Mode Command | 6.2 Operating Conditions39 | | 4.2.1 Query Structure Output | 6.2.1 Capacitance | | | 6.2.2 AC Input/Output Test Conditions40 | | 4.2.2 Query Structure Overview | 6.2.3 DC Characteristics41 | | 4.2.3 Block Status Register | 6.2.4 AC Characteristics - Read-Only Operations43 | | 4.2.4 CFI Query Identification String20 | 6.2.5 AC Characteristics - Write Operations .45 | | 4.2.5 System Interface Information21 | 6.2.6 Reset Operations | | 4.2.6 Device Geometry Definition | | | 4.2.7 Intel-Specific Extended Query Table23 | 6.2.7 Erase, Program, and Lock-Bit Configuration Performance48 | | 4.3 Read Identifier Codes Command24 | • | | 4.4 Read Status Register Command24 | APPENDIX A: Device Nomenclature and | | 4.5 Clear Status Register Command25 | Ordering Information49 | | 4.6 Block Erase Command25 | APPENDIX B: Additional Information50 | | 4.7 Full Chip Erase Command25 | | **ADVANCE INFORMATION** ## **REVISION HISTORY** | Number | Description | |--------|------------------| | -001 | Original version | 4 #### 1.0 INTRODUCTION This datasheet contains Word-Wide FlashFile™ memory (28F160S5, 28F320S5) specifications. Section 1 provides a flash memory overview. Sections 2, 3, 4, and 5 describe the memory organization and functionality. Section 6 covers electrical specifications for extended temperature product offerings. #### 1.1 New Features The Word-Wide FlashFile memory family maintains basic compatibility with Intel's 28F016SA and 28F016SV. Key enhancements include: - Common Flash Interface (CFI) Support - Scaleable Command Set (SCS) Support - S5 Technology - Enhanced Suspend Capabilities They share a compatible Status Register, basic software commands, and pinout. These similarities enable a clean migration from the 28F016SA or 28F016SV. When upgrading, it is important to note the following differences: - Because of new feature and density options, the devices have different device identifier codes. This allows for software optimization. - New software commands. - To take advantage of the 5V technology on the 28F160S5 and 28F320S5, allow V<sub>PP</sub> connection to V<sub>CC</sub>. The 28F160S5 and 28F320S5 FlashFile memories do not support a 12V V<sub>PP</sub> option. #### 1.2 Product Overview The Word-Wide FlashFile memory family provides density upgrades with pinout compatibility for the 16- and 32-Mbit densities. They are high-performance memories arranged as 1 Mword and 2 Mwords of 16 bits or 2 Mbyte and 4 Mbyte of 8 bits. This data is grouped in thirty-two and sixty-four 64-Kbyte blocks that can be erased, locked, and unlocked in-system. Figure 1 shows the block diagram, and Figure 4 illustrates the memory organization. Specifically designed for 5V systems, the 28F160S5 and 28F320S5 support read and write operation with $V_{CC}$ equal to $V_{PP}$ . Coupled with this capability, high programming performance is achieved through small, highly-optimized write buffer operations. Additionally, the dedicated $V_{PP}$ in gives complete data protection when $V_{PP} \le V_{PPI K}$ . A Common Flash Interface (CFI) permits OEMspecified software algorithms to be used for entire families of devices. This allows device-independent, JEDEC ID-independent, and forward- and backward-compatible software support for the specified flash device families. Flash vendors can standardize their existing interfaces for long-term compatibility. Scaleable Command Set (SCS) allows a single, simple software driver in all host systems to work with all SCS-compliant flash memory devices, independent of system-level packaging (e.g., memory card, SIMM, or direct-to-board placement). Additionally, SCS provides the highest system/device data transfer rates and minimizes device and system-level implementation costs. A Command User Interface (CUI) serves as the interface between the system processor and internal device operation. A valid command sequence written to the CUI initiates device automation. An internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for block erase, program, and lock-bit configuration operations. A block erase operation erases one of the device's 64-Kbyte blocks typically within t<sub>WHQV2/EHQV2</sub> independent of other blocks. Each block can be independently erased 100,000 times. Block erase suspend allows system software to suspend block erase to read or write data from any other block. Data is programmed in byte, word or page increments. Program suspend mode enables the system to read data or execute code from any other flash memory array location. The device incorporates two Write Buffers of 32 bytes (16 words) to allow optimum-performance data programming. This feature can improve system program performance by up to eight times over non-buffer programming. **ADVANCE INFORMATION** Individual block locking uses a combination of block lock-bits to lock and unlock blocks. Block lock-bits gate block erase, full chip erase, program and write to buffer operations. Lock-bit configuration operations (Set Block Lock-Bit and Clear Block Lock-Bits commands) set and clear lock-bits. The Status Register and the STS pin in RY/BY# mode indicate whether or not the device is busy executing an operation or ready for a new command. Polling the Status Register, system software retrieves WSM feedback. STS in RY/BY# mode gives an additional indicator of WSM activity by providing a hardware status signal. Like the Status Register, RY/BY#-low indicates that the WSM is performing a block erase, program, or lockbit operation. RY/BY#-high indicates that the WSM is ready for a new command, block erase is suspended (and program is inactive), program is suspended, or the device is in deep power-down mode. The Automatic Power Savings (APS) feature substantially reduces active current when the device is in static mode (addresses not switching). The BYTE# pin allows either x8 or x16 read/writes to the device. BYTE# at logic low selects 8-bit mode with address $A_0$ selecting between the low byte and high byte. BYTE# at logic high enables 16-bit operation with address $A_1$ becoming the lowest order address. Address $A_0$ is not used in 16-bit mode. When one of the CE<sub>X</sub># pins (CE<sub>0</sub>#, CE<sub>1</sub>#) and RP# pins are at V<sub>CC</sub>, the component enters a CMOS standby mode. Driving RP# to GND enables a deep power-down mode which significantly reduces power consumption, provides write protection, resets the device, and clears the Status Register. A reset time (t<sub>PHOV</sub>) is required from RP# switching high until outputs are valid. Likewise, the device has a wake time (t<sub>PHEL</sub>) from RP#-high until writes to the CUI are recognized. ### 1.3 Pinout and Pin Description The 16-Mbit device is available in the 56-lead TSOP and 56-lead SSOP. The 32- Mb device is available in the 56-lead SSOP. The pinouts are shown in Figures 2 and 3. Figure 1. 28F320S5 and 28F160S5 Block Diagram 6 Table 1. Pin Descriptions | Sym | Туре | Name and Function | | |-----------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | A <sub>0</sub> -A <sub>21</sub> | INPUT | ADDRESS INPUTS: Address inputs for read and write operations are internally latched during a write cycle. Ao selects high or low byte when operating in x8 mode. In x16 mode, Ao is not used; input buffer is off. | | | | | 16-Mbit $\to A_0 - A_{20}$ 32-Mbit $\to A_0 - A_{21}$ | | | DQ <sub>0</sub><br>DQ <sub>15</sub> | INPUT/<br>OUTPUT | DATA INPUT/OUTPUTS: Inputs data and commands during CUI write cycles; outputs data during memory array, Status Register, query and identifier code read cycles. Data pins float to high-impedance when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle. | | | CE <sub>0</sub> #,<br>CE <sub>1</sub> # | INPUT | CHIP ENABLE: Activates the device's control logic, input buffers, decoders, and sense amplifiers. With CE <sub>0</sub> # or CE <sub>1</sub> # high, the device is deselected and power consumption reduces to standby levels. Both CE <sub>0</sub> # and CE <sub>1</sub> # must be low to select the device. Device selection occurs with the latter falling edge of CE <sub>0</sub> # or CE <sub>1</sub> #. The first rising edge of CE <sub>0</sub> # or CE <sub>1</sub> # disables the device. | | | RP# | INPUT | RESET/DEEP POWER-DOWN: When driven low, RP# inhibits write operations which provides data protection during system power transitions, puts the device in deep power-down mode, and resets internal automation. RP#-high enables normal operation. Exit from deep power-down sets the device to read array mode. | | | OE# | INPUT | OUTPUT ENABLE: Gates the device's outputs during a read cycle. | | | WE# | INPUT | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the rising edge of the WE# pulse. | | | STS | OPEN<br>DRAIN<br>OUTPUT | STATUS: Indicates the status of the internal state machine. When configured in level mode (default), it acts as a RY/BY# pin. For this and alternate configurations of the STATUS pin, see the Configuration command. Tie STS to V <sub>CC</sub> with a pull-up resistor. | | | WP# | INPUT | WRITE PROTECT: Master control for block locking. When V <sub>IL</sub> , locked blocks cannot be erased or programmed, and block lock-bits cannot be set or cleared. | | | BYTE# | INPUT | BYTE ENABLE: Configures x8 mode (low) or x16 mode (high). | | | V <sub>PP</sub> | SUPPLY | BLOCK ERASE, PROGRAM, LOCK-BIT CONFIGURATION POWER SUPPLY: Necessary voltage to perform block erase, program, and lock-bit configuration operations. Do not float any power pins. | | | Vcc | SUPPLY | DEVICE POWER SUPPLY: Do not float any power pins. | | | GND | SUPPLY | GROUND: Do not float any ground pins. | | | NC | | NO CONNECT: Lead is not internally connected; it may be driven or floated. | | **ADVANCE INFORMATION** Figure 2. 28F160S5 TSOP 56-Lead Pinout Figure 3. 28F320S5 and 28F160S5 SSOP 56-Lead Pinout #### 2.0 PRINCIPLES OF OPERATION The Word-Wide FlashFile memories include an on-chip Write State Machine (WSM) to manage block erase, program, and lock-bit configuration functions. It allows for: 100% TTL-level control inputs, fixed power supplies during block erasure, programming, lock-bit configuration, and minimal processor overhead with RAM-like interface timings. After initial device power-up or return from deep power-down mode (see Bus Operations), the device defaults to read array mode. Manipulation of external memory control pins allow array read, standby, and output disable operations. **ADVANCE INFORMATION** Read Array, Status Register, query, and identifier codes can be accessed through the CUI independent of the VPP voltage. Proper programming voltage on VPP enables successful block erasure, program, and lock-bit configuration. All functions associated with altering memory contents—block erase, program, lock-bit configuration, status, and identifier codes—are accessed via the CUI and verified through the Status Register. Commands are written using standard microprocessor write timings. The CUI contents serve as input to the WSM that controls the block erase, programming, and lock-bit configuration. The internal algorithms are regulated by the WSM, including pulse repetition, internal verification, and margining of data. Addresses and data are internally latched during write cycles. Writing the appropriate command outputs array data, identifier codes, or Status Register data. Interface software that initiates and polls progress of block erase, programming, and lock-bit configuration can be stored in any block. This code is copied to and executed from system RAM during flash memory updates. After successful completion, reads are again possible via the Read Array command. Block erase suspend allows system software to suspend a block erase to read or write data from any other block. Program suspend allows system software to suspend a program to read data from any other flash memory array location. #### 2.1 Data Protection Depending on the application, the system designer may choose to make the $V_{PP}$ power supply switchable or hardwired to $V_{PPH}$ . The device supports either design practice, and encourages optimization of the processormemory interface. When $V_{PP} \leq V_{PPLK}$ , memory contents cannot be altered. When high voltage is applied to $V_{PP}$ , the two-step block erase, program, or lock-bit configuration command sequences provide protection from unwanted operations. All write functions are disabled when $V_{CC}$ voltage is below the write lockout voltage $V_{LKO}$ or when RP# is at $V_{IL}$ . The device's block locking capability provides additional protection from inadvertent code or data alteration. Figure 4. Memory Map 10 #### 3.0 BUS OPERATION The local CPU reads and writes flash memory insystem. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. #### 3.1 Read Block information, query information, identifier codes and Status Registers can be read independent of the $V_{PP}$ voltage. The first task is to place the device into the desired read mode by writing the appropriate read-mode command (Read Array, Query, Read Identifier Codes, or Read Status Register) to the CUI. Upon initial device power-up or after exit from deep power-down mode, the device automatically resets to read array mode. Control pins dictate the data flow in and out of the component. CE₀#, CE₁# and OE# must be driven active to obtain data at the outputs. CE0# and CE<sub>1</sub># are the device selection controls, and, when both are active, enable the selected memory device. OE# is the data output (DQo-DQ<sub>15</sub>) control: When active it drives the selected memory data onto the I/O bus. WE# must be at VIH and RP# must be at VIH. Figure 16 illustrates a read cycle. ## 3.2 Output Disable With OE# at a logic-high level ( $V_{IH}$ ), the device outputs are disabled. Output pins DQ<sub>0</sub>–DQ<sub>15</sub> are placed in a high-impedance state. ## 3.3 Standby CE $_0$ # or CE $_1$ # at a logic-high level (V $_{IH}$ ) places the device in standby mode, substantially reducing device power consumption. DQ $_0$ -DQ $_{15}$ (or DQ $_0$ -DQ $_7$ in x8 mode) outputs are placed in a high-impedance state independent of OE#. If deselected during block erase, programming, or lock-bit configuration, the device continues functioning and consuming active power until the operation completes. #### 3.4 Deep Power-Down RP# at V<sub>IL</sub> initiates the deep power-down mode. In read mode, RP#-low deselects the memory, places output drivers in a high-impedance state, and turns off all internal circuits. RP# must be held low for time tplph. Time tphQv is required after return from power-down until initial memory access outputs are valid. After this wake-up interval, normal operation is restored. The CUI resets to read array mode, and the Status Register is set to 80H. During block erase, programming, or lock-bit configuration modes, RP#-low will abort the operation. STS in RY/BY# mode remains low until the reset operation is complete. Memory contents being altered are no longer valid; the data may be partially corrupted after programming or partially altered after an erase or lock-bit configuration. Time $t_{\text{PHWL}}$ is required after RP# goes to logic-high ( $V_{\text{IH}}$ ) before another command can be written. It is important in any automated system to assert RP# during system reset. When the system comes out of reset, it expects to read from the flash memory. Automated flash memories provide status information when accessed during block erase, programming, or lock-bit configuration modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. Intel's Flash memories allow proper CPU initialization following a system reset through the use of the RP# input. In this application, RP# is controlled by the same RESET# signal that resets the system CPU. ## 3.5 Read Query Operation The read query operation outputs block status, Common Flash Interface (CFI) ID string, system interface, device geometry, and Intel-specific extended query information. **ADVANCE INFORMATION** # 3.6 Read Identifier Codes Operation The read-identifier codes operation outputs the manufacturer code, device code, and block lock configuration codes for each block configuration (see Figure 5). Using the manufacturer and device codes, the system software can automatically match the device with its proper algorithms. The block-lock configuration codes identify each block's lock-bit setting. Figure 5. Device Identifier Code Memory Map #### 3.7 Write Writing commands to the CUI enables reading of device data, query, identifier codes, inspection and clearing of the Status Register. Additionally, when VPP = VPPH, block erasure, programming, and lock-bit configuration can also be performed. The Block Erase command requires appropriate command data and an address within the block to be erased. The Byte/Word Write command requires the command and address of the location to be written. Set Block Lock-Bit commands require the command and address within the block to be locked. The Clear Block Lock-Bits command requires the command and an address within the device. The CUI does not occupy an addressable memory location. It is written when WE#, CE $_0$ #, and CE $_1$ # are active and OE# = V $_{IH}$ . The address and data needed to execute a command are latched on the rising edge of WE# or CE $_X$ # (CE $_0$ #, CE $_1$ #), whichever goes high first. Standard microprocessor write timings are used. Figure 17 illustrates a write operation. ### 4.0 COMMAND DEFINITIONS V<sub>PP</sub> voltage ≤ V<sub>PPLK</sub> enables read operations from the Status Register, identifier codes, or memory blocks. Placing V<sub>PPH</sub> on V<sub>PP</sub> enables successful block erase, programming, and lock-bit configuration operations. Device operations are selected by writing specific commands into the CUI. Table 2 and Table 3 define these commands. Table 2. Bus Operations | Mode | Notes | RP# | CE <sub>0</sub> # | CE <sub>1</sub> # | OE#(11) | WE#(11) | Address | V <sub>PP</sub> | DQ(8) | STS(3) | |---------------------------|-------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|------------------|------------------|-----------| | Read | 1,2 | V <sub>IH</sub> | VIL | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | D <sub>OUT</sub> | х | | Output Disable | | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | High Z | х | | Standby | | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | х | х | х | х | High Z | х | | Reset/Power-<br>Down Mode | 10 | V <sub>IL</sub> | х | Х | Х | Х | х | Х | High Z | High Z(9) | | Read Identifier<br>Codes | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | See<br>Figure 5 | Х | D <sub>OUT</sub> | High Z(9) | | Read Query | 5 | ViH | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | See Table 6 | Х | Dout | High Z(9) | | Write | 3,6,7 | VIH | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | х | V <sub>PPH</sub> | D <sub>IN</sub> | Х | #### NOTES: - 1. Refer to Table 19. When V<sub>PP</sub> ≤ V<sub>PPLK</sub>, memory contents can be read, but not altered. - X can be V<sub>IL</sub> or V<sub>IH</sub> for control and address input pins and V<sub>PPLK</sub> or V<sub>PPH</sub> for V<sub>PP</sub>. See Table 19, for V<sub>PPLK</sub> and V<sub>PPH</sub> voltages. - STS in RY/BY# mode (default) is V<sub>OL</sub> when the WSM is executing internal block erase, programming, or lock-bit configuration algorithms. It is V<sub>OH</sub> when the WSM is not busy, in block erase suspend mode (with programming inactive), program suspend mode, or deep power-down mode. - 4. See Section 4.3 for read identifier code data. - 5. See Section 4.2 for read query data. - 6. Command writes involving block erase, write, or lock-bit configuration are reliably executed when V<sub>PP</sub> = V<sub>PPH</sub> and V<sub>CC</sub> = V<sub>CC1/2</sub> (see Section 6.2). - 7. Refer to Table 3 for valid $D_{\text{IN}}$ during a write operation. - 8. DQ refers to DQ<sub>0-7</sub> if BYTE# is low and DQ<sub>0-15</sub> if BYTE# is high. - 9. High Z will be VOH with an external pull-up resistor. - 10. RP# at GND $\pm$ 0.2V ensures the lowest deep power-down current. - 11. $OE\# = V_{IL}$ and $WE\# = V_{IL}$ concurrently is an undefined state and should not be attempted. **ADVANCE INFORMATION** Table 3. Word-Wide FlashFile™ Memory Command Set Definitions(13) | Command | Scaleable<br>or Basic<br>Command<br>Set <sup>(14)</sup> | Cycles | Notes | First Bus Cycle | | | Seco | nd Bus | Cycle | |-------------------------------------------|---------------------------------------------------------|--------|----------|-----------------|---------|------------------|---------|---------|-----------| | | | | | Oper(1) | Addr(2) | Data(3,4) | Oper(1) | Addr(2) | Data(3,4) | | Read Array | SCS/BCS | 1 | | Write | Х | FFH | | | | | Read Identifier Codes | SCS/BCS | ≥2 | 5 | Write | х | 90H | Read | IA | ID | | Read Query | scs | ≥2 | | Write | Х | 98H | Read | QA | QD | | Read Status Register | SCS/BCS | 2 | | Write | Х | 70H | Read | Х | SRD | | Clear Status Register | SCS/BCS | 1 | | Write | Х | 50H | | | | | Write to Buffer | scs | > 2 | 8, 9, 10 | Write | ВА | E8H | Write | ВА | N | | Word/Byte Program | SCS/BCS | 2 | 6,7 | Write | Х | 40H<br>or<br>10H | Write | PA | PD | | Block Erase | SCS/BCS | 2 | 6,10 | Write | Х | 20H | Write | ВА | D0H | | Block Erase, Word/Byte<br>Program Suspend | SCS/BCS | 1 | 6 | Write | х | вон | | | | | Block Erase, Word/Byte<br>Program Resume | SCS/BCS | 1 | 6 | Write | х | DOH | | | | | STS pin Configuration | scs | 2 | | Write | Х | В8Н | Write | Х | СС | | Set Block Lock-Bit | scs | 2 | 11 | Write | х | 60H | Write | ВА | 01H | | Clear Block Lock-Bits | scs | 2 | 12 | Write | х | 60H | Write | х | D0H | | Full Chip Erase | SCS | 2 | 10 | Write | х | 30H | Write | х | D0H | #### NOTES: - 1. Bus operations are defined in. Table 2. - X = Any valid address within the device. BA = Address within the block being erased or locked. IA = Identifier Code Address: see Table 12. QA = Query database Address. PA = Address of memory location to be programmed. - 3. ID = Data read from Identifier Codes. - QD = Data read from Query database. - SRD = Data read from Status Register. See Table 15 for a description of the Status Register bits. - PD = Data to be programmed at location PA. Data is latched on the rising edge of WE#. - CC = Configuration Čode. (See Table 14.) - The upper byte of the data bus (DQ<sub>8-15</sub>) during command writes is a "Don't Care" in x16 operation. - Following the Read Identifier Codes command, read operations access manufacturer, device, and block-lock codes. See Section 4.3 for read identifier code data. - If a block is locked (i.e., the block's lock-bit is set to 0), WP# must be at V<sub>IH</sub> in order to perform block erase, program and suspend operations. Attempts to issue a block erase, program and suspend operation to a locked block while WP# is V<sub>IL</sub> will fail. - 7. Either 40H or 10H are recognized by the WSM as the byte/word program setup. - 8. After the Write to Buffer command is issued, check the XSR to make sure a Write Buffer is available. - 9. N = byte/word count argument such that the number of bytes/words to be written to the input buffer = N + 1. N = 0 is 1 byte/word length, and so on. Write to Buffer is a multi-cycle operation, where a byte/word count of N + 1 is written to the correct memory address (WA) with the proper data (WD). The Confirm command (D0h) is expected after exactly N + 1 write cycles; any other command at that point in the sequence aborts the buffered write. Writing a byte/word count outside the buffer boundary causes unexpected results and should be avoided. - 10. The write to buffer, block erase, or full chip erase operation does not begin until a Confirm command (D0h) is issued. Confirm also reactivates suspended operations. - A block lock-bit can be set only while WP# is V<sub>IH</sub>. - 12. WP# must be at VIH to clear block lock-bits. The clear block lock-bits operation simultaneously clears all block lock-bits. - Commands other than those shown above are reserved for future use and should not be used. - 14. The Basic Command Set (BCS) is the same as the 28F008SA Command Set or Intel Standard Command Set. The Scaleable Command Set (SCS) is also referred to as the Intel Extended Command Set. **ADVANCE INFORMATION** ### 4.1 Read Array Command Upon initial device power-up and after exit from deep power-down mode, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled for reads until another command is written. Once the internal WSM has started block erase, program, or lock-bit configuration, the device will not recognize the Read Array command until the WSM completes its operation—unless the WSM is suspended via an Erase-Suspend or Program-Suspend command. The Read Array command functions independently of the VPP voltage. ## 4.2 Read Query Mode Command This section defines the data structure or "database" returned by the Common Flash Interface (CFI) Query command. System software should parse this structure to gain critical information such as block size, density, x8/x16, and electrical specifications. Once this information has been obtained, the software will know which command sets to use to enable flash writes, block erases, and otherwise control the flash component. The Query is part of an overall specification for multiple command set and control interface descriptions called Common Flash Interface, or CFI. #### 4.2.1 QUERY STRUCTURE OUTPUT The Query "database" allows system software to gain critical information for controlling the flash component. This section describes the device's CFI-compliant interface that allows the host system to access Query data. Query data are always presented on the lowestorder data outputs ( $DQ_{0-7}$ ) only. The numerical offset value is the address relative to the maximum bus width supported by the device. On this device, the Query table device starting address is a 10h word address, since the maximum bus width is x16. For this word-wide (x16) device, the first two bytes of the Query structure, "Q" and "R" in ASCII, appear on the low byte at word addresses 10h and 11h. This CFI-compliant device outputs 00H data on upper bytes. Thus, the device outputs ASCII "Q" in the low byte (DQ $_{0-7}$ ) and 00h in the high byte (DQ $_{0-15}$ ). Since the device is x8/x16 capable, the x8 data is still presented in word-relative (16-bit) addresses. However, the "fill data" (00h) is not the same as driven by the upper bytes in the x16 mode. As in x16 mode, the byte address ( $A_0$ ) is ignored for Query output so that the "odd byte address" ( $A_0$ high) repeats the "even byte address" data ( $A_0$ low). Therefore, in x8 mode using byte addressing, the device will output the sequence "Q", "Q", "R", "R", "Y", "Y", and so on, beginning at byte-relative address 20h (which is equivalent to word offset 10h in x16 mode). At Query addresses containing two or more bytes of information, the least significant data byte is presented at the lower address, and the most significant data byte is presented at the higher address. 16 Table 4. Summary of Query Structure Output as a Function of Device and Mode | x16 device/<br>x16 mode | Word | Addressing | Byte Addressing | | | |-------------------------|-------------------|-------------------------------------|-------------------|--------------------------------|--| | | Location | Query Data<br>Hex, ASCII | Location | Query Data<br>Hex, ASCII | | | | 10h<br>11h<br>12h | 0051h "Q"<br>0052h "R"<br>0059h "Y" | 20h<br>21h<br>22h | 51h "Q"<br>00h null<br>52h "R" | | | x16 device/<br>x8 mode | N/A(1) | N/A | 20h<br>21h<br>22h | 51h "Q"<br>51h "Q"<br>52h "R" | | #### NOTE: Table 5. Example of Query Structure Output of a x16- and x8-Capable Device | Device<br>Address | Word Addressing:<br>Query Data | Byte<br>Address | Byte Addressing:<br>Query Data | |-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------| | A <sub>16</sub> -A <sub>1</sub> | D <sub>15</sub> D <sub>0</sub> | A7-A0 | D <sub>7</sub> -D <sub>0</sub> | | 0010h<br>0011h<br>0012h<br>0013h<br>0014h<br>0015h<br>0016h<br>0017h<br>0018h | 0051h "Q" 0052h "R" 0059h "Y" P_IDLO PrVendor P_IDHI ID # PLO PrVendor PHI TbIAdr A_IDLO AltVendor A_IDHI ID # | 20h<br>21h<br>22h<br>23h<br>24h<br>25h<br>26h<br>27h<br>28h | 51h "Q" 51h "Q" 52h "R" 52h "R" 59h "Y" 59h "Y" P_IDLO PrVendor P_IDLO ID # P_IDHI " | The system must drive the lowest order addresses to access all the device's array data when the device is configured in x8 mode. Therefore, word addressing where lower addresses are not toggled by the system is "Not Applicable" for x8configured devices. #### 4.2.2 QUERY STRUCTURE OVERVIEW The Query command causes the flash component to display the Common Flash Interface (CFI) Query structure or "database." The structure sub-sections and address locations are summarized in Table 8. The following sections describe the Query structure sub-sections in detail. Table 6. Query Structure(1) | Offset | Sub-Section Name | Description | |------------------------|---------------------------------------------|--------------------------------------------------------------------------------| | 00h | | Manufacturer Code | | 01h | | Device Code | | (BA+2)h <sup>(2)</sup> | Block Status Register | Block-specific information | | 04-0Fh | Reserved | Reserved for vendor-specific information | | 10h | CFI Query Identification String | Command set ID and vendor data offset | | 1Bh | System Interface Information | Device timing & voltage information | | 27h | Device Geometry Definition | Flash device layout | | P(3) | Primary Intel-specific Extended Query table | Vendor-defined additional information specific to the Primary Vendor Algorithm | #### NOTES: - 1. Refer to Section 4.2.1 and Table 4 for the detailed definition of offset address as a function of device word width and mode. - BA = The beginning location of a Block Address (i.e., 08000h is the beginning location of block 1 when the block size is 32 Kword). - 3. Offset 15 defines "P" which points to the Primary Intel-specific Extended Query Table. ## 4.2.3 BLOCK STATUS REGISTER The Block Status Register indicates whether an erase operation completed successfully or whether a given block is locked or can be accessed for flash program/erase operations. Block Erase Status (BSR.1) allows system software to determine the success of the last block erase operation. BSR.1 can be used just after power-up to verify that the V<sub>CC</sub> supply was not accidentally removed during an erase operation. This bit is only reset by issuing another erase operation to the block. The Block Status Register is accessed from word address 02h within each block. Table 7. Block Status Register | Offset | Length<br>(bytes) | Description | 28F32/160S5<br>x16 Device/Mode | | | | |------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------|--|--| | (BA+2)h(1) | 01h | Block Status Register | BA+2: | 0000h or<br>0001h | | | | | | BSR.0 = Block Lock Status 1 = Locked 0 = Unlocked | BA+2 (bi | t 0): 0 or 1 | | | | | | BSR.1 = Block Erase Status 1 = Last erase operation did not complete successfully 0 = Last erase operation completed successfully | BA+2 (bi | t 1): 0 or 1 | | | | | | BSR 2-7 Reserved for future use | BA+2 (bi | ts 2-7): 0 | | | #### NOTE: <sup>1.</sup> BA = The beginning location of a Block Address (i.e., 008000h is the beginning location of block 1 in word mode.) ## 4.2.4 CFI QUERY IDENTIFICATION STRING The Identification String provides verification that the component supports the Common Flash Interface specification. Additionally, it indicates which version of the spec and which vendor-specified command set(s) is (are) supported. Table 8. CFI Identification | Offset Length (Bytes) | | Description | 28F32/160S5 | | | |-----------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|--| | 10h | 03h | Query-Unique ASCII string "QRY" | 10:<br>11:<br>12: | 0051h<br>0052h<br>0059h | | | 13h | 02h | Primary Vendor Command Set and Control Interface ID Code<br>16-bit ID Code for Vendor-Specified Algorithms | 13:<br>14: | 0001h<br>0000h | | | 15h | 02h | Address for Primary Algorithm Extended Query Table Offset value = P = 31h | 15:<br>16: | 0031h<br>0000h | | | 17h | 02h | Alternate Vendor Command Set and Control Interface ID Code<br>Second Vendor-Specified Algorithm Supported<br>Note: 0000h means none exists | 17;<br>18: | 0000h<br>0000h | | | 19h | 02h | Address for Secondary Algorithm Extended Query Table Note: 0000h means none exists | 19:<br>1A: | 0000h<br>0000h | | ## 4.2.5 SYSTEM INTERFACE INFORMATION The following device information can be useful in optimizing system interface software. Table 9. System Interface Information | Offset | Length (bytes) | Description | 28 | F32/160S5 | |--------|----------------|--------------------------------------------------------------------------------------------------------------------|-----|-----------| | 1Bh | 01h | V <sub>CC</sub> Logic Supply Minimum Program/Erase Voltage<br>bits 7–4 BCD volts<br>bits 3–0 BCD 100 mv | 1B: | 0030h | | 1Ch | 01h | V <sub>CC</sub> Logic Supply Maximum Program/Erase Voltage<br>bits 7–4 BCD volts<br>bits 3–0 BCD 100 mv | 1C: | 0055h | | 1Dh | 01h | V <sub>PP</sub> [Programming] Supply Minimum Program/Erase<br>Voltage<br>bits 7–4 HEX volts<br>bits 3–0 BCD 100 mv | 1D: | 0030h | | 1Eh | 01h | VPP [Programming] Supply Maximum Program/Erase Voltage bits 74 HEX volts bits 3-0 BCD 100 mv | 1E: | 0055h | | 1Fh | 01h | Typical Time-Out per Single Byte/Word Program, 2 <sup>N</sup> μ-sec | 1F: | 0003h | | 20h | 01h | Typical Time-Out for Max. Buffer Write, 2N μ-sec | 20: | 0006h | | 21h | 01h | Typical Time-Out per Individual Block Erase, 2N m-sec | 21: | 000Ah | | 22h | 01h | Typical Time-Out for Full Chip Erase, 2N m-sec | 22: | 000Fh | | 23h | 01h | Maximum Time-Out for Byte/Word Program, 2N Times Typical | 23: | TBD | | 24h | 01h | Maximum Time-Out for Buffer Write, 2N Times Typical | 24: | TBD | | 25h | 01h | Maximum Time-Out per Individual Block Erase,<br>2N Times Typical | 25: | TBD | | 26h | 01h | Maximum Time-Out for Chip Erase, 2NTimes Typical | 26: | TBD | ## 4.2.6 DEVICE GEOMETRY DEFINITION This field provides critical details of the flash device geometry. Table 10. Device Geometry Definition | Offset | Length (bytes) | Description | 281 | F32/160S5 | |--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------| | 27h | 01h | Device Size = 2N in Number of Bytes | 27: | 0015h<br>(16 Mbit) | | | | | 27: | 0016h<br>(32 Mbit) | | 28h | 02h | Flash Device Interface Description value meaning 0002h x8/x16 asynchronous | 28:<br>29: | 0002h<br>0000h | | 2Ah | 02h | Maximum Number of Bytes in Write Buffer = 2N | 2A:<br>2B: | 0005h<br>0000h | | 2Ch | 01h | Number of Erase Block Regions within Device: bits 7-0 = x = # of Erase Block Regions | 2C: | 0001h | | 2Dh | 04h | Erase Block Region Information bits 15-0 = y, Where y+1 = Number of Erase Blocks of Identical Size within Region bits 31-16 = z, Where the Erase Block(s) within This Region are (z) × 256 Bytes | y:<br>2D:<br>2E:<br>y:<br>2D:<br>2E: | 32 Blocks<br>(16 Mbit)<br>001Fh<br>0000h<br>64 Blocks<br>(32 Mbit)<br>003Fh<br>0000h | | | | | z:<br>2F:<br>30: | (64-KB)<br>0000h<br>0001h | # 4.2.7 INTEL-SPECIFIC EXTENDED QUERY TABLE Certain flash features and commands are optional. The Intel-Specific Extended Query table specifies this and other similar types of information. Table 11. Primary-Vendor Specific Extended Query | Offset(1) | Length (bytes) | Description | Data | | | |----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------|--| | (P)h | 03h | Primary Extended Query Table<br>Unique ASCII String "PRI" | 31:<br>32:<br>33: | 0050h<br>0052h<br>0049h | | | (P+3)h | 01h | Major Version Number, ASCII | 34: | 0031h | | | (P+4)h | 01h | Minor Version Number, ASCII | 35: | 0030h | | | (P+5)h | 04h | Optional Feature & Command Support bit 0 Chip Erase Supported (1=yes, 0=no) bit 1 Suspend Erase Supported (1=yes, 0=no) bit 2 Suspend Program Supported (1=yes, 0=no) bit 3 Lock/Unlock Supported (1=yes, 0=no) bit 4 Queued Erase Supported (1=yes, 0=no) bits 5–31 Reserved for future use; undefined bits | 36:<br>37:<br>38:<br>39: | 000Fh<br>0000h<br>0000h<br>0000h | | | (P+9)h | 01h | are "0" | | | | | (F <del>+9)</del> II | Om | Supported Functions after Suspend Read Array, Status, and Query are always supported during suspended Erase or Program operation. This field defines other operations supported. | 3A: | 0001h | | | | | bit 0 Program Supported after Erase Suspend (1=yes, 0=no) | | | | | | | bits 1-7 Reserved for future use; undefined bits are "0" | | | | | (P+A)h | 02h | Block Status Register Mask | 3B: | 0003h | | | | | Defines which bits in the Block Status Register section of Query are implemented. | 3C: | 0000h | | | | | bit 0 Block Status Register Lock-Bit [BSR.0] active (1=yes, 0=no) bit 1 Block Erase Status Bit [BSR.1] active (1=yes, 0=no) | | | | | | | bits 2-15 Reserved for future use; undefined bits are "0" | | | | #### NOTES: **ADVANCE INFORMATION** <sup>1.</sup> The variable P is a pointer which is defined at offset 15h in Table 8. Table 11. Primary-Vendor Specific Extended Query (Continued) | Offset | Length<br>(bytes) | Description | Data | | | |--------|-------------------|----------------------------------------------------------------------------------|------|-------|--| | (P+C)h | 01h | V <sub>CC</sub> Logic Supply Optimum Program/Erase voltage (highest performance) | | 0050h | | | | | bits 7–4 BCD value in volts<br>bits 3–0 BCD value in 100 mv | | | | | (P+D)h | 01h | VPP [Programming] Supply Optimum Program/Erase voltage | 3E: | 0050h | | | | | bits 7–4 HEX value in volts bits 3–0 BCD value in 100 mv | | | | | (P+E)h | reserved | Reserved for future use | + | | | Table 12. Identifier Codes | Code | Address(2) | Data | | | |----------------------------------------------------------|------------|---------------------|----|--| | Manufacturer Code | 000000 | B0 | | | | Device Code | 16 Mbit | 000001 | D0 | | | | 32 Mbit | 000001 | D4 | | | Block Lock Configu | X0002(1) | | | | | <ul> <li>Block is Unlocked</li> </ul> | | $DQ_0 = 0$ | | | | Block is Locked | | DQ <sub>0</sub> = 1 | | | | <ul> <li>Reserved for Futi</li> </ul> | | DQ <sub>2-7</sub> | | | | Block Erase Status | x0002(1) | | | | | Last erase compli-<br>successfully | | DQ <sub>1</sub> = 0 | | | | <ul> <li>Last erase did no<br/>complete succe</li> </ul> | | DQ <sub>1</sub> = 1 | | | | <ul> <li>Reserved for Future</li> </ul> | | DQ <sub>2-7</sub> | | | #### NOTES: - X selects the specific block lock configuration code. See Figure 5 for the device identifier code memory map. - A<sub>0</sub> should be ignored in this address. The lowest order address line is A<sub>1</sub> in both word and byte mode. # 4.3 Read Identifier Codes Command The identifier code operation is initiated by writing the Read Identifier Codes command. Following the command write, read cycles from addresses shown in Figure 5 retrieve the manufacturer, device, block lock configuration, and block erase status codes (see Table 12 for identifier code values). To terminate the operation, write another valid command. Like the Read Array command, the Read Identifier Codes command functions independently of the V<sub>PP</sub> voltage. Following the Read Identifier Codes command, the information in Table 12 can be read. # 4.4 Read Status Register Command The Status Register may be read to determine when programming, block erasure, or lock-bit configuration is complete and whether the operation completed successfully. It may be read at any time by writing the Read Status Register command. After writing this command, all subsequent read operations output data from the Status Register until another valid command is written. The Status Register contents are latched on the falling edge of OE#, CEg#, or CE1# whichever occurs last. OE# or CEx# must toggle to VIH to update the Status Register latch. The Read Status Register command functions independently of the VPP voltage. 24 Following a program, block erase, set block lock-bit, or clear block lock-bits command sequence, only SR.7 is valid until the Write State Machine completes or suspends the operation. Device I/O pins $DQ_{0-6}$ and $DQ_{8-15}$ are invalid. When the operation completes or suspends (SR.7 = 1), all contents of the Status Register are valid when read. The eXtended Status Register (XSR) may be read to determine Write Buffer availability (see Table 16). The XSR may be read at any time by writing the Write to Buffer command. After writing this command, all subsequent read operations output data from the XSR, until another valid command is written. The contents of the XSR are latched on the falling edge of OE# or CEx# whichever occurs last in the read cycle. Write to buffer command must be re-issued to update the XSR latch. # 4.5 Clear Status Register Command Status Register bits SR.5, SR.4, SR.3, and SR.1 are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 15). By allowing system software to reset these bits, several operations (such as cumulatively erasing or locking multiple blocks or programming several bytes/words in sequence) may be performed. The Status Register may be polled to determine if an error occurred during the sequence. To clear the Status Register, the Clear Status Register command is written. It functions independently of the applied $V_{PP}$ voltage. This command is not functional during block erase or program suspend modes. #### 4.6 Block Erase Command Block Erase is executed one block at a time and initiated by a two-cycle command. A Block Erase Setup command is written first, followed by a Confirm command. This command sequence requires appropriate sequencing and an address within the block to be erased (erase changes all block data to FFH). Block preconditioning, erase, and verify are handled internally by the WSM (invisible to the system). After the two-cycle block erase sequence is written, the device automatically outputs Status Register data when read (see Figure 9). The CPU can detect block erase completion by analyzing STS in level RY/BY# mode or Status Register bit SR.7. Toggle OE#, CE<sub>0</sub>#, or CE<sub>1</sub># to update the Status Register. When the block erase is complete, Status Register bit SR.5 should be checked. If a block erase error is detected, the Status Register should be cleared before system software attempts corrective actions. The CUI remains in read Status Register mode until a new command is issued. This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in both Status Register bits SR.4 and SR.5 being set to "1." Also, reliable block erasure can only occur when Vcc = Vcc1/2 and Vpp = VppH. In the absence of these voltages, block contents are protected against erasure. If block erase is attempted while Vpp $\leq$ VppLK, SR.3 and SR.5 will be set to "1." Successful block erase requires that the corresponding block lock-bit be cleared, or WP# = VIH. If block erase is attempted when the corresponding block lock-bit is set and WP# = VIL, the block erase will fail and SR.1 and SR.5 will be set to "1." ## 4.7 Full Chip Erase Command The Full Chip Erase command followed by a Confirm command erases all unlocked blocks. After the Confirm command is written, the device erases all unlocked blocks from block 0 to block 31 (or 63) sequentially. Block preconditioning, erase, and verify are handled internally by the WSM. After the Full Chip Erase command sequence is written to the CUI, the device automatically outputs the Status Register data when read. The CPU can detect full chip erase completion by polling the STS pin in level RY/BY# mode or Status Register bit SR.7. When the full chip erase is complete, Status Register bit SR.5 should be checked to see if the operation completed successfully. If an erase error occurred, the Status Register should be cleared before issuing the next command. The CUI remains in read Status Register mode until a new command is issued. If an error is detected while erasing a block during a full chip erase operation, the WSM skips the remaining cells in that block and proceeds to erase the next block. Reading the block valid status code by issuing the Read Identifier Codes command or Query command informs the user of which block(s) failed to erase. ADVANCE INFORMATION This two-step command sequence of setup followed by execution ensures that block contents are not accidentally erased. An invalid Full Chip Erase command sequence will result in both Status Register bits SR.4 and SR.5 being set to 1. Also, reliable full chip erasure can only occur when Vcc = Vcc<sub>1/2</sub> and Vpp = VppH. In the absence these voltages, block contents are protected against erasure. If full chip erase is attempted while Vpp $\leq$ VppLK, SR.3 and SR.5 will be set to 1. When WP# = VIL, only unlocked blocks are erased. Full chip erase cannot be suspended. ## 4.8 Write to Buffer Command To program the flash device via the write buffers, a Write to Buffer command sequence is initiated. A variable number of bytes or words, up to the buffer size, can be written into the buffer and programmed to the flash device. First, the Write to Buffer setup command is issued along with the Block Address. At this point, the eXtended Status Register information is loaded and XSR.7 reverts to the "buffer available" status. If XSR.7 = 0, no write buffer is available. To retry, continue monitoring XSR.7 by issuing the Write to Buffer setup command with the Block Address until XSR.7 = 1. When XSR.7 transitions to a "1," the buffer is ready for loading. Now a Word/Byte count is issued at an address within the block. On the next write, a device start address is given along with the write buffer data. For maximum programming performance and lower power, align the start address at the beginning of a Write Buffer boundary. Subsequent writes must supply additional device addresses and data, depending on the count. All subsequent addresses must lie within the start address plus the count. After the final buffer data is given, a Write Confirm command is issued. This initiates the WSM to begin copying the buffer data to the flash memory. If a command other than Write Confirm is written to the device, an "Invalid Command/Sequence" error will be generated and Status Register bits SR.5 and SR.4 will be set to "1." For additional buffer writes, issue another Write to Buffer setup command and check XSR.7. The write buffers can be loaded while the WSM is busy as long as XSR.7 indicates that a buffer is available. Refer to Figure 6 for the Write to Buffer flowchart. If an error occurs while writing, the device will stop programming, and Status Register bit SR.4 will be set to a "1" to indicate a program failure. Any time a media failure occurs during a program or an erase (SR.4 or SR.5 is set), the device will not accept any more Write to Buffer commands. Additionally, if the user attempts to write past an erase block boundary with a Write to Buffer command, the device will abort programming. This will generate an "Invalid Command/Sequence" error and Status Register bits SR.5 and SR.4 will be set to "1." To clear SR.4 and/or SR.5, issue a Clear Status Register command Reliable buffered programming can only occur when $V_{CC} = V_{CC1/2}$ and $V_{PP} = V_{PPH}$ . If programming is attempted while $V_{PP} \le V_{PPLK}$ , Status Register bits SR.4 and SR.5 will be set to "1." Programming attempts with invalid $V_{CC}$ and $V_{PP}$ voltages produce spurious results and should not be attempted. Finally, successful programming requires that the corresponding Block Lock-Bit be cleared, or WP# = $V_{IH}$ . If a buffered write is attempted when the corresponding Block Lock-Bit is set and WP# = $V_{IL}$ , SR.1 and SR.4 will be set to "1." ## 4.9 Byte/Word Program Command Byte/Word programming is executed by a two-cycle command sequence. Byte/Word Program setup (standard 40H or alternate 10H) is written, followed by a second write that specifies the address and data (latched on the rising edge of WE#). The WSM then takes over, controlling the program and verify algorithms internally. After the write sequence is written, the device automatically outputs Status Register data when read. The CPU can detect the completion of the program event by analyzing STS in level RY/BY# mode or Status Register bit SR.7. When programming is complete, Status Register bit SR.4 should be checked. If a programming error is detected, the Status Register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully program to "0"s. The CUI remains in read Status Register mode until it receives another command. Refer to Figure 7 for the Word/Byte Program flowchart. Also, Reliable byte/word programming can only occur when $V_{CC} = V_{CC1/2}$ and $V_{PP} = V_{PPH}$ . In the absence of this high voltage, contents are protected against programming. If a byte/word program is 26 attempted while $V_{PP} \leq V_{PPLK}$ , Status Register bits SR.4 and SR.3 will be set to "1." Successful byte/word programming requires that the corresponding block lock-bit be cleared. If a byte/word program is attempted when the corresponding block lock-bit is set and WP# = $V_{IL}$ , SR.1 and SR.4 will be set to "1." ## 4.10 STS Configuration Command The Status (STS) pin can be configured to different states using the STS pin Configuration command. Once the STS pin has been configured, it remains in that configuration until another configuration command is issued or RP# is low. Initially, the STS pin defaults to level RY/BY# operation where STS low indicates that the state machine is busy. STS high indicates that the state machine is ready for a new operation or suspended. To reconfigure the Status (STS) pin to other modes, the STS pin Configuration command is issued followed by the desired configuration code. The three alternate configurations are all pulse mode for use as a system interrupt as described in Table 14. For these configurations, bit 0 controls Erase Complete interrupt pulse, and bit 1 controls Write Complete interrupt pulse. When the device is configured in one of the pulse modes, the STS pin pulses low with a typical pulse width of 250 ns. Supplying the 00h configuration code with the Configuration command resets the STS pin to the default RY/BY# level mode. Refer to Table 14 for configuration coding definitions. The Configuration command may only be given when the device is not busy or suspended. Check SR.7 for device status. An invalid configuration code will result in both Status Register bits SR.4 and SR.5 being set to "1." # 4.11 Block Erase Suspend Command The Block Erase Suspend command allows block-erase interruption to read or program data in another block of memory. Once the block erase process starts, writing the Block Erase Suspend command requests that the WSM suspend the block erase sequence at a predetermined point in the algorithm. The device outputs Status Register data when read after the Block Erase Suspend command is written. Polling Status Register bits SR.7 can determine when the block erase operation has been suspended. When SR.7 = 1, SR.6 should also be set to "1", indicating that the device is in the erase suspend mode. STS in level RY/BY# mode will also transition to $V_{OH}$ . Specification $t_{WHRH2}$ defines the block erase suspend latency. At this point, a Read Array command can be written to read data from blocks other than that which is suspended. A Program command sequence can also be issued during erase suspend to program data in other blocks. Using the Program Suspend command (see Section 4.12), a program operation can also be suspended. During a program operation with block erase suspended, Status Register bit SR.7 will return to "0" and STS in RY/BY# mode will transition to Vol. However, SR.6 will remain "1" to indicate block erase suspend status. The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After a Block Erase Resume command is written to the flash memory, the WSM will continue the block erase process. Status register bits SR.6 and SR.7 will automatically clear and STS in RY/BY# mode will return to Vol. After the Erase Resume command is written, the device automatically outputs Status Register data when read (see Figure 10). Vpp must remain at Vpph and V<sub>CC</sub> must remain at V<sub>CC1/2</sub> (the same V<sub>PP</sub> and V<sub>CC</sub> levels used for block erase) while block erase is suspended. RP# must also remain at V<sub>IH</sub> (the same RP# level used for block erase). Block erase cannot resume until program operations initiated during block erase suspend have completed. ## 4.12 Program Suspend Command The Program Suspend command allows program interruption to read data in other flash memory locations. Once the programming process starts, writing the Program Suspend command requests that the WSM suspend the program sequence at a predetermined point in the algorithm. The device continues to output Status Register data when read after the Program Suspend command is written. Polling Status Register bits SR.7 can determine when the programming operation has been suspended. When SR.7 = 1, SR.2 should also be set to "1", indicating that the device is in the program suspend mode. STS in level RY/BY# mode will also transition to V<sub>OH</sub>. Specification twhrhild defines the program suspend latency. At this point, a Read Array command can be written to read data from locations other than that which is ADVANCE INFORMATION suspended. The only other valid commands while programming is suspended are Read Status Register and Program Resume. After a Program Resume command is written, the WSM will continue the programming process. Status Register bits SR.2 and SR.7 will automatically clear and STS in RY/BY# mode will return to Vol. After the Program Resume command is written, the device automatically outputs Status Register data when read. Vpp must remain at Vpp and Vcc levels used for programming) while in program suspend mode. RP# must also remain at VIH (the same RP# level used for programming). Refer to Figure 8 for the Program Suspend/Resume flowchart. ## 4.13 Set Block Lock-Bit Command A flexible block locking and unlocking scheme is enabled via a combination of block lock-bits. The block lock-bits gate program and erase operations. With WP# = $V_{IH}$ , individual block lock-bits can be set using the Set Block Lock-Bit command. Set block lock-bit is initiated using a two-cycle command sequence. The Set Block Lock-Bit setup along with appropriate block or device address is written followed by the Set Block Lock-Bit Confirm and an address within the block to be locked. The WSM then controls the set lock-bit algorithm. After the sequence is written, the device automatically outputs Status Register data when read. The CPU can detect the completion of the set lock-bit event by analyzing STS in level RY/BY# mode or Status Register bit SR.7. When the set lock-bit operation is complete, Status Register bit SR.4 should be checked. If an error is detected, the Status Register should be cleared. The CUI will remain in read Status Register mode until a new command is issued. This two-step sequence of setup followed by execution ensures that lock-bits are not accidentally set. An invalid Set Block Lock-Bit command will result in Status Register bits SR.4 and SR.5 being set to "1." Also, reliable operations occur only when $V_{\rm CC} = V_{\rm CC1/2}$ and $V_{\rm PP} = V_{\rm PPH}$ . In the absence these voltages, lock-bit contents are protected against alteration. A successful set block lock-bit operation requires that WP# = $V_{IH}$ . If it is attempted with WP# = $V_{IL}$ , the operation will fail and SR.1 and SR.4 will be set to "1." See Table 13 for write protection alternatives. Refer to Figure 11 for the Set Block Lock-Bit flowchart. ## 4.14 Clear Block Lock-Bits Command All set block lock-bits are cleared in parallel via the Clear Block Lock-Bits command. This command is valid only when WP# = $V_{IH}$ . The clear block lock-bits operation is initiated using a two-cycle command sequence. A Clear Block Lock-Bits setup command is written followed by a Confirm command. Then, the device automatically outputs Status Register data when read (see Figure 12). The CPU can detect completion of the clear block lock-bits event by analyzing STS in level RY/BY# mode or Status Register bit SR.7. This two-step sequence of set-up followed by execution ensures that block lock-bits are not accidentally cleared. An invalid Clear Block Lock-Bits command sequence will result in Status Register bits SR.4 and SR.5 being set to "1." Also, a reliable clear block lock-bits operation can only occur when $V_{\rm CC} = V_{\rm CC1/2}$ and $V_{\rm PP} = V_{\rm PPH}$ . If a clear block lock-bits operation is attempted while $V_{\rm PP} \leq V_{\rm PPLK}$ , SR.3 and SR.5 will be set to "1." In the absence of these voltages, the block lock-bits contents are protected against alteration. A successful clear block lock-bits operation requires that WP# = V\_{IH}. If a clear block lock-bits operation is aborted due to VPP or VCC transitioning out of valid range or RP# or WP# active transition, block lock-bit values are left in an undetermined state. A repeat of clear block lock-bits is required to initialize block lock-bit contents to known values. When the operation is complete, Status Register bit SR.5 should be checked. If a clear block lock-bit error is detected, the Status Register should be cleared. The CUI will remain in read Status Register mode until another command is issued. 28 Table 13. Write Protection Alternatives | Operation | Block<br>Lock-<br>Bit | WP# | Effect | | | | |-----------------|-----------------------|-----------------|--------------------------------------------------------------|--|--|--| | Program and | 0 | VIL or VIH | Block erase and programming enabled | | | | | Block Erase | 1 | V <sub>IL</sub> | Block is locked. Block erase and programming disabled | | | | | | | V <sub>IH</sub> | Block Lock-Bit override. Block erase and programming enabled | | | | | Full Chip Erase | 0,1 | V <sub>IL</sub> | All unlocked blocks are erased | | | | | | X | ViH | Block Lock-Bit override. All blocks are erased | | | | | Set or Clear | X | VIL | Set or clear block lock-bit disabled | | | | | Block Lock-Bit | | V <sub>IH</sub> | Set or clear block lock-bit enabled | | | | Table 14. Configuration Coding Definitions | Reserved | Pulse on<br>Write<br>Complete | Puise on<br>Erase<br>Complete | |----------|-------------------------------|-------------------------------| | bits 7–2 | bit 1 | bit 0 | DQ7-DQ2 = Reserved DQ1/DQ0 = STS Pin Configuration Codes 00 = default, level mode RY/BY# (device ready) indication 01 = pulse on Erase complete 10 = pulse on Flash Program complete 11 = pulse on Erase or Program Complete Configuration Codes 01b, 10b, and 11b are all pulse mode such that the STS pin pulses low then high when the operation indicated by the given configuration is completed. Configuration Command Sequences for STS pin configuration (masking bits D7–D2 to 00h) are as follows: Default RY/BY# level mode ER INT (Erase Interrupt): Pulse-on-Erase Complete PR INT (Program Interrupt): B8h, 00h Pulse-on-Flash-Program Complete ER/PR INT (Erase or Program Interrupt): B8h, 03h Pulse-on-Erase or Program Complete DQ7-DQ2 are reserved for future use. default (DQ1/DQ0 = 00) RY/BY#, level mode —used to control HOLD to a memory controller to prevent accessing a flash memory subsystem while any flash device's WSM is busy. configuration 01 ER INT, pulse mode(1) —used to generate a system interrupt pulse when any flash device in an array has completed a block erase or sequence of queued block erases. Helpful for reformatting blocks after file system free space reclamation or 'cleanup' configuration 10 PR INT, pulse mode(1) —used to generate a system interrupt pulse when any flash device in an array has complete a program operation. Provides highest performance for servicing continuous buffer write operations. configuration ER/PR INT, pulse mode(1) —used to generate system interrupts to trigger servicing of flash arrays when either erase or flash program operations are completed when a common interrupt service routine is desired. #### NOTE: <sup>1.</sup> When the device is configured in one of the pulse modes, the STS pin pulses low with a typical pulse width of 250 ns. **Table 15. Status Register Definition** | WSMS | ESS | ECLBS | BWSLBS | VPPS | BWSS | DPS | R | | |---------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SD 7 WE | UTE OTATE | 44.64.00.15.65 | | NOTES: | | | | | | 1 = Rea<br>0 = Bus | ady | MACHINE STA | ATUS | Check STS in RY/BY# mode or SR.7 to determine block erase, programming, or lock-bit configuration completion. SR.6-0 are invalid while SR.7 = "0." | | | | | | 1 = Blo | ASE SUSPEN<br>ck erase susp<br>ck erase in pr | | eted | | | | | | | 1 = Erro | or in block era | EAR LOCK-B<br>sure or clear l<br>erase or clea | lock-bits | or lock-bit co | and SR.4 are<br>infiguration at<br>equence was e | tempt, an imp | lock erase<br>roper | | | STA<br>1 = Erro | ATUS<br>or in program ( | SET LOCK-E<br>or block lock-l<br>am or set bloc | oit | | | | | | | 1 = V <sub>PP</sub> | SR.3 = V <sub>PP</sub> STATUS 1 = V <sub>PP</sub> low detect, operation abort 0 = V <sub>PP</sub> OK | | | V <sub>PP</sub> level. Th<br>V <sub>PP</sub> level only<br>bit configurat | ot provide a co<br>e WSM intern<br>y after a block<br>ion operation.<br>y when V <sub>PP</sub> = | ogates and in<br>cerase, progr<br>SR.3 reports | dicates the am. or lock- | | | 1 = Pro | gram suspend | PEND STATU<br>led<br>ess/completed | | | | | | | | 1 = Bloc | /ICE PROTE(<br>k Lock-Bit an<br>lock detected<br>ock | | bort | SR.1 does no<br>block lock-bit<br>block lock-bit<br>program, or k<br>informs the sy<br>operation, if the | values. The \ , and WP# on ock-bit configures. ystem, dependent | WSM interrog<br>ly after a bloc<br>uration operat<br>ding on the a | ates the<br>ck erase,<br>ion. It | | | SR.0 = RES<br>ENF | ERVED FOR | | | SR.0 is resen | ved for future<br>n polling the S | use and shou<br>tatus Registe | uld be<br>er. | | Table 16. Extended Status Register Definition | WBS | <u> </u> | R | R | R | l R | R | R | | |-----------|-------------------------------------|--------|---|------------------------------------------------------------------------------------------------------------|-----|---|---|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 1 = Write | RITE BUFFER | ilable | | NOTES: After a Write to buffer command, XSR.7 indicates that another Write to buffer command is possible. | | | | | | | to buffer not<br>SERVED FOF<br>ENTS | | | SR.6-0 are reserved for future use and should be masked when polling the status register | | | | | 30 Figure 6. Write to Buffer Flowchart **ADVANCE INFORMATION** Figure 7. Single Byte/Word Program Flowchart 32 Figure 8. Program Suspend/Resume Flowchart **ADVANCE INFORMATION** Figure 9. Block Erase Flowchart 34 Figure 10. Block Erase Suspend/Resume Flowchart Figure 11. Set Block Lock-Bit Flowchart 36 Figure 12. Clear Block Lock-Bits Flowchart **ADVANCE INFORMATION** # 5.0 DESIGN CONSIDERATIONS ## 5.1 Three-Line Output Control Intel provides three control inputs to accommodate multiple memory connections: CE<sub>X</sub># (CE<sub>0</sub>#, CE<sub>1</sub>#), OE#, and RP#. Three-line control provides for: - a. Lowest possible memory power dissipation; - b. Data bus contention avoidance. To use these control inputs efficiently, an address decoder should enable CEx# while OE# should be connected to all memory devices and the system's READ# control line. This assures that only selected memory devices have active outputs, while deselected memory devices are in standby mode. RP# should be connected to the system POWERGOOD signal to prevent unintended writes during system power transitions. POWERGOOD should also toggle during system reset. # 5.2 STS and WSM Polling STS is an open drain output that should be connected to $V_{CC}$ by a pull-up resistor to provide a hardware form of detecting block erase, program, and lock-bit configuration completion. In default mode, it transitions low during execution of these commands and returns to $V_{OH}$ when the WSM has finished executing the internal algorithm. For alternate STS pin configurations, see Section 4.10. STS can be connected to an interrupt input of the system CPU or controller. It is active at all times. STS, in default mode, is also $V_{OH}$ when the device is in block erase suspend (with programming inactive) or in reset/power-down mode. # 5.3 Power Supply Decoupling Flash memory power switching characteristics require careful device decoupling. Standby current levels, active current levels and transient peaks produced by falling and rising edges of CE<sub>X</sub># and OE# are areas of interest. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 µF ceramic capacitor connected between its V<sub>CC</sub> and GND and V<sub>PP</sub> and GND. These high-frequency, low-inductance capacitors should be placed as close as possible to package leads. Additionally, for every eight devices, a 4.7 $\mu F$ electrolytic capacitor should be placed at the array's power supply connection between $V_{CC}$ and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductance. # 5.4 Vpp Trace on Printed Circuit Boards Updating target-system resident flash memories requires that the printed circuit board designer pay attention to $V_{PP}$ power supply traces. The $V_{PP}$ pin supplies the memory cell current for programming and block erasing. Use similar trace widths and layout considerations given to the $V_{CC}$ power bus. Adequate $V_{PP}$ supply traces and decoupling will decrease $V_{PP}$ voltage spikes and overshoots. # 5.5 V<sub>CC</sub>, V<sub>PP</sub>, RP# Transitions Block erase, program, and lock-bit configuration are not guaranteed if RP# $\pm$ V<sub>IH</sub>, or if V<sub>PP</sub> or V<sub>CC</sub> fall outside of a valid voltage range (V<sub>CC1/2</sub> and V<sub>PPH</sub>). If V<sub>PP</sub> error is detected, Status Register bit SR.3 and SR.4 or SR.5 are set to "1." If RP# transitions to V<sub>IL</sub> during block erase, program, or lock-bit configuration, STS in level RY/BY# mode will remain low until the reset operation is complete. Then, the operation will abort and the device will enter deep power-down. Because the aborted operation may leave data partially altered, the command sequence must be repeated after normal operation is restored. #### 5.6 Power-Up/Down Protection The device offers protection against accidental block erase, programming, or lock-bit configuration during power transitions. A system designer must guard against spurious writes for $V_{CC}$ voltages above $V_{LKO}$ when $V_{PP}$ is active. Since both WE# and $CE_{X}$ # must be low for a command write, driving either input signal to $V_{IH}$ will inhibit writes. The CUI's two-step command sequence architecture provides an added level of protection against data alteration. In-system block lock and unlock renders additional protection during power-up by prohibiting block erase and program operations. RP# = $V_{\rm IL}$ disables the device regardless of its control inputs states. **ADVANCE INFORMATION** ## 6.0 ELECTRICAL SPECIFICATIONS # 6.1 Absolute Maximum Ratings | Temperature under Bias40°C to +85°C | |------------------------------------------------------------------------------------------------------------------| | Storage Temperature65°C to +125°C | | Voltage On Any Pin<br>(except V <sub>CC</sub> and V <sub>PP</sub> ) | | 0.5V to + V <sub>CC</sub> +0.5V <sup>(1)</sup> | | V <sub>CC</sub> Supply Voltage0.2V to + V <sub>CC</sub> +0.5V(1) | | V <sub>PP</sub> Update Voltage during<br>Block Erase, Flash Write, and<br>Lock-Bit Configuration0.2V to +7.0V(2) | | Output Short Circuit Current100 mA(3) | NOTICE: This datasheet contains information on products in the design phase of development. Do not finalize a design with this information. Revised information will be published when the product is available. Verify with your local Intel Sales office that you have the latest datasheet before finalizing a design \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### NOTES: - All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on V<sub>CC</sub> and V<sub>PP</sub> pins. During transitions, this level may undershoot to -2.0V for periods <20 ns. Maximum DC voltage on input/output pins and V<sub>CC</sub> is V<sub>CC</sub> +0.5V which, during transitions, may overshoot to V<sub>CC</sub> +2.0V for periods <20 ns.</li> - Maximum DC voltage on V<sub>PP</sub> may overshoot to +7.0V for periods <20 ns.</li> - Output shorted for no more than one second. No more than one output shorted at a time. - Operating temperature is for extended product defined by this specification. # 6.2 Operating Conditions Table 17. Temperature and V<sub>CC</sub> Operating Conditions (1) | Symbol | Parameter | Notes | Min | Max | Unit | Test Condition | |------------------|-------------------------------------------|-------|------|------|------|---------------------| | T <sub>A</sub> | Operating Temperature | | -40 | +85 | °C | Ambient Temperature | | V <sub>CC1</sub> | V <sub>CC</sub> Supply Voltage (5V ± 5%) | | 4.75 | 5.25 | ٧ | | | V <sub>CC2</sub> | V <sub>CC</sub> Supply Voltage (5V ± 10%) | | 4.50 | 5.50 | ٧ | | # NOTES: Device operations in the V<sub>CC</sub> voltage ranges not covered in the table produce spurious results and should not be attempted. **ADVANCE INFORMATION** #### 6.2.1 **CAPACITANCE** Table 18. Capacitance(1), $T_A = +25$ °C, f = 1 MHz | Symbol | Parameter | Тур | Max | Unit | Condition | |--------|--------------------|-----|-----|------|-------------------------| | CiN | Input Capacitance | 6 | 8 | pF | V <sub>IN</sub> = 0.0V | | Cout | Output Capacitance | 8 | 12 | pF | V <sub>OUT</sub> = 0.0V | #### NOTE: #### 6.2.2 **AC INPUT/OUTPUT TEST CONDITIONS** AC test inputs are driven at 3.0V for a Logic "1" and 0.0V for a Logic "0." Input timing begins, and output timing ends, at 1.5V. Input rise and fall times (10% to 90%) <10 ns. Figure 13. Transient Input/Output Reference Waveform for $V_{CC}$ = 5.0V $\pm$ 5% (High Speed Testing Configuration) Figure 14. Transient Input/Output Reference Waveform for $V_{CC}$ = 5.0V $\pm$ 10% (Standard Testing Configuration) Figure 15. Transient Equivalent Testing **Load Circuit** | Test Configuration Capacitan | Test Configuration Capacitance Loading Value Test Configuration C <sub>L</sub> (pF) | | | | | |------------------------------|--------------------------------------------------------------------------------------|--|--|--|--| | Test Configuration | C <sub>L</sub> (pF) | | | | | | Voc = 5 0V + 5% | 20 | | | | | | Test Configuration | C <sub>L</sub> (pF) | |------------------------------|---------------------| | $V_{CC} = 5.0V \pm 5\%$ | 30 | | V <sub>CC</sub> = 5.0V ± 10% | 100 | 40 <sup>1.</sup> Sampled, not 100% tested. # 6.2.3 DC CHARACTERISTICS Table 19. DC Characteristics, $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Sym | Parameter | Notes | Тур | Max | Unit | Conditions | |--------------------------------------|-------------------------------------------------------------------|-------|-----|------|------|--------------------------------------------------------------------------------------------------------------| | lu | Input Load Current | 1 | | ±1 | μА | V <sub>CC</sub> = V <sub>CC</sub> Max<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | I <sub>LO</sub> | Output Leakage Current | 1 | | ±10 | μА | V <sub>CC</sub> = V <sub>CC</sub> Max<br>V <sub>out</sub> = V <sub>CC</sub> or GND | | Iccs | V <sub>CC</sub> Standby Current | 1,3,6 | 25 | 100 | μА | CMOS Inputs<br>$V_{CC} = V_{CC} Max$<br>$CE_X\# = RP\# = V_{CC} \pm 0.2V$ | | | | | 0.4 | 2 | mA | TTL Inputs V <sub>CC</sub> = V <sub>CC</sub> Max CEx# = RP# = V <sub>IH</sub> | | Iccd | V <sub>CC</sub> Deep Power-Down Current | 1 | | 20 | μА | RP# = GND ± 0.2V<br>lout (RY/BY#) = 0 mA | | I <sub>CCR</sub> | V <sub>CC</sub> Read Current | 1,5,6 | | 50 | mA | CMOS Inputs V <sub>CC</sub> = V <sub>CC</sub> Max CE <sub>X</sub> # = GND f = 8 MHz, I <sub>OUT</sub> = 0 mA | | | | | | 65 | mA | TTL Inputs V <sub>CC</sub> = V <sub>CC</sub> Max CEx# = V <sub>IL</sub> f = 8 MHz, I <sub>OUT</sub> = 0 mA | | Iccw | V <sub>CC</sub> Programming and Set Lock-<br>Bit Current | 1,7 | | 35 | mA | V <sub>PP</sub> = V <sub>PPH</sub> | | I <sub>CCE</sub> | V <sub>CC</sub> Block Erase or Clear Block<br>Lock-Bits Current | 1,7 | | 30 | mA | V <sub>PP</sub> = V <sub>PPH</sub> | | I <sub>CCWS</sub> | V <sub>CC</sub> Program Suspend or Block<br>Erase Suspend Current | 1,2 | | 10 | mA | CEx# = V <sub>IH</sub> | | I <sub>PPS</sub><br>I <sub>PPA</sub> | V <sub>PP</sub> Standby or V <sub>PP</sub> Read<br>Current | 1 | ± 2 | ± 15 | μА | V <sub>PP</sub> ≤ V <sub>CC</sub> | | | | | 10 | 200 | μA | V <sub>PP</sub> ≥ V <sub>CC</sub> | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-Down Current | 1 | 0.1 | 5 | μA | RP# = GND ± 0.2V | | I <sub>PPW</sub> | V <sub>PP</sub> Program or Set Lock-Bit<br>Current | 1,7 | | 80 | mA | V <sub>PP</sub> = V <sub>PPH</sub> | | I <sub>PPE</sub> | V <sub>PP</sub> Block Erase or Clear Block<br>Lock-Bits Current | 1,7 | | 40 | mA | V <sub>PP</sub> = V <sub>PPH</sub> | | I <sub>PPWS</sub> | V <sub>PP</sub> Program Suspend or Block<br>Erase Suspend Current | 1 | 10 | 200 | μА | V <sub>PP</sub> = V <sub>PPH</sub> | **ADVANCE INFORMATION** Table 19. DC Characteristics (Continued) | Sym | Parameter | Notes | Min | Max | Unit | Conditions | |-------------------|---------------------------------|-------|---------------------------|-----------------------|------|--------------------------------------------------------------------| | $V_{iL}$ | Input Low Voltage | 7 | -0.5 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 7 | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | 3,7 | | 0.45 | ٧ | V <sub>CC</sub> = V <sub>CC</sub> Min<br>I <sub>OL</sub> = 5.8 mA | | V <sub>OH1</sub> | Output High Voltage (TTL) | 3,7 | 2.4 | | ٧ | $V_{CC} = V_{CC} Min$ $I_{OH} = -2.5 mA$ | | V <sub>OH2</sub> | Output High Voltage (CMOS) | 3,7 | 0.85 ×<br>V <sub>CC</sub> | | V | V <sub>CC</sub> = V <sub>CC</sub> Min<br>I <sub>OH</sub> = -2.5 mA | | | | | V <sub>CC</sub> - 0.4 | | ٧ | V <sub>CC</sub> = V <sub>CC</sub> Min<br>I <sub>OH</sub> = -100 μA | | V <sub>PPLK</sub> | V <sub>PP</sub> Lockout Voltage | 4,7 | | 1.5 | ٧ | | | V <sub>PPH</sub> | V <sub>PP</sub> Voltage | 4 | 4.5 | 5.5 | ٧ | | | V <sub>LKO</sub> | V <sub>CC</sub> Lockout Voltage | 8 | 2.0 | | ٧ | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | #### NOTES: - All currents are in RMS unless otherwise noted. Typical values at nominal V<sub>CC</sub> voltage and T<sub>A</sub> = +25°C. These currents are valid for all product versions (packages and speeds). - Iccws and Iccs are specified with the device de-selected. If read or programmed while in erase suspend mode, the device's current is the sum of Iccws or Iccs and Iccn or Iccw. - 3. Includes STS in level RY/BY# mode. - Block erase, program, and lock-bit configurations are inhibited when V<sub>PP</sub> ≤ V<sub>PPLK</sub>, and not guaranteed in the range between V<sub>PPLK</sub> (max) and V<sub>PPH</sub> (min), and above V<sub>PPH</sub> (max). - 5. Automatic Power Savings (APS) reduces typical I<sub>CCR</sub> to 1 mA at 5V V<sub>CC</sub> static operation. - 6. CMOS inputs are either $V_{CC} \pm 0.2 V$ or GND $\pm 0.2 V$ . TTL inputs are either $V_{IL}$ or $V_{IH}$ . - 7. Sampled, not 100% tested. - 8. With $V_{CC} \le V_{LKO}$ flash memory writes are inhibited. 42 # 6.2.4 AC CHARACTERISTICS - READ-ONLY OPERATIONS Table 20. AC Read Characteristics (1,5), $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | Versions(4) | 5V ± 5 | % Vcc | -70 | /-90 | | | T | | |------------------------------------------|----------------------------------------|---------------------------------------------------------|--------------------------|-------|-----|------|----------|-----|--------------|-------| | (All units in ns unless otherwise noted) | | 5V ± 10 | 5V ± 10% V <sub>CC</sub> | | | | -80/-100 | | <b>/-110</b> | | | # | Sym | Parameter | | Notes | Min | Max | Min | Max | Min | Max | | R1 | tavav | Read/Write Cycle Time | 16 Mbit | 1 | 70 | | 80 | | 100 | ~ ~ ~ | | | | | 32 Mbit | 1 | 90 | | 100 | | 110 | | | R2 | t <sub>AVQV</sub> | Address to Output Delay | 16 Mbit | 1 | | 70 | | 80 | | 100 | | | | | 32 Mbit | 1 | | 90 | | 100 | | 110 | | R3 | t <sub>ELQV</sub> | CEx# to Output Delay | 16 Mbit | 2 | | 70 | | 80 | | 100 | | | | | 32 Mbit | 2 | | 90 | | 100 | | 110 | | R4 | t <sub>PHQV</sub> | RP# High to Output Delay | | | | 400 | | 400 | | 400 | | R5 | t <sub>GLQV</sub> | OE# to Output Delay | | 2 | | 30 | | 35 | - | 40 | | R6 | t <sub>ELQX</sub> | CEx# to Output in Low Z | | 3 | 0 | | 0 | | 0 | | | R7 | t <sub>EHQZ</sub> | CEx# High to Output in High | Z | 3 | | 25 | | 30 | | 35 | | R8 | t <sub>GLQX</sub> | OE# to Output in Low Z | | 3 | 0 | | 0 | | 0 | | | R9 | t <sub>GHQZ</sub> | OE# High to Output in High 2 | Z | 3 | | 10 | | 10 | | 15 | | R10 | t <sub>OH</sub> | Output Hold from Address, C<br>OE# Change, Whichever Oc | Ex#, or curs First | 3 | 0 | | 0 | | 0 | | | R11 | t <sub>ELFL</sub><br>t <sub>ELFH</sub> | CEx# Low to BYTE# High or | Low | 3 | | 5 | | 5 | | 5 | | R12 | t <sub>FLQV</sub><br>t <sub>FHQV</sub> | BYTE# to Output Delay | 16 Mbit | 3 | | 70 | | 80 | | 100 | | | | | 32 Mbit | 3 | | 90 | | 100 | | 110 | | R13 | t <sub>FLQZ</sub> | BYTE# to Output in High Z | | 3 | | 25 | | 30 | | 30 | ## NOTES: - 1. See AC Input/Output Reference Waveform for maximum allowable input slew rate. - 2. OE# may be delayed up to telov-tglov after the falling edge of CEx# without impact on telov. - 3. Sampled, not 100% tested. - 4. See Ordering Information for device speeds (valid operational combinations). - 5. See Figures 13 through 15 for testing characteristics. **ADVANCE INFORMATION** Figure 16. AC Waveform for Read Operations # 6.2.5 AC CHARACTERISTICS - WRITE OPERATIONS Table 21. Write Operations(1,6), $T_A = -40$ °C to +85°C | | | Versions <sup>(6)</sup> | | ± 5%<br>0% V <sub>CC</sub> | Valid for All<br>Speeds | | | |-----|---------------|-----------------------------------------------------------------|-------|----------------------------|-------------------------|-----|------| | # | Sym | Parameter | | Notes | Min | Max | Unit | | W1 | tpHWL (tpHEL) | RP# High Recovery to WE# (CEx# ) Goin | g Low | 2 | 1 | | μs | | W2 | telwl | CEx# Setup to WE# Going Low | | | 10 | | ns | | | (twlel) | (WE# Setup to CEx# Going Low) | | | 0 | | ns | | W3 | twLwH | WE# Pulse Width | | | 40 | | ns | | _ | (teleh) | (CE <sub>X</sub> # Pulse Width) | | | 50 | | ns | | W4 | tovwh (toveh) | Data Setup to WE# (CEx# ) Going High | | 3 | 40 | | ns | | W5 | tavwh (taveh) | Address Setup to WE# (CEx# ) Going High | h | 3 | 40 | | ns | | W6 | twheh | CE <sub>x</sub> # Hold from WE# High | | | 10 | | ns | | | (tehwh) | (WE# Hold from CE <sub>X</sub> # High) | | | 0 | | ns | | W7 | twhox (tehox) | Data Hold from WE# (CE <sub>X</sub> # ) High | | | 5 | | ns | | W8 | twhax (tehax) | Address Hold from WE# (CE <sub>X</sub> # ) High | | | 5 | | ns | | W9 | twhwL | WE# Pulse Width High | | | 30 | | ns | | | (tehel) | (CE <sub>X</sub> # Pulse Width High) | | | 25 | | ns | | W10 | tsнwн (tsнeн) | WP# V <sub>IH</sub> Setup to WE# (CE <sub>X</sub> # ) Going Hig | h | | 100 | | n | | W11 | tvpwh (tvpeh) | V <sub>PP</sub> Setup to WE# (CE <sub>X</sub> # ) Going High | | 2 | 100 | | ns | | W12 | twhgL (tehGL) | Write Recovery before Read | | | 0 | | ns | | W13 | twhrl (tehal) | WE# High to STS in RY/BY# Low | | | | 90 | ns | | W14 | tavsL | WP# V <sub>IH</sub> Hold from Valid SRD | | 2,4 | 0 | | ns | | W15 | tavvl | V <sub>PP</sub> Hold from Valid SRD, STS in RY/BY# | High | 2,4 | 0 | | ns | # NOTES: - Read timing characteristics during block erase, program, and lock-bit configuration operations are the same as during read-only operations. Refer to AC Characteristics for read-only operations. - 2. Sampled, not 100% tested. - 3. Refer to Table 3 for valid $A_{\text{IN}}$ and $D_{\text{IN}}$ for block erase, program, or lock-bit configuration. - 4. Vpp should be at VppH until determination of block erase, program, or lock-bit configuration success (SR.1/3/4/5 = 0). - 5. See Ordering Information for device speeds (valid operational combinations). - 6. See Figures 13 through 15 for testing characteristics. **ADVANCE INFORMATION** Figure 17. AC Waveform for Write Operations 46 # 6.2.6 RESET OPERATIONS Figure 18. AC Waveform for Reset Operation Table 22. Reset AC Specifications(1) | # | Sym | Parameter | Notes | Min | Max | Unit | |----|--------------------|-----------------------------------------------------------------------------------------------|-------|-----|-----|------| | P1 | t <sub>PLPH</sub> | RP# Pulse Low Time (If RP# is tied to V <sub>CC</sub> , this specification is not applicable) | | 100 | | ns | | P2 | tplRH | RP# Low to Reset during Block Erase, Program, or Lock-<br>Bit Configuration | 2,3 | | 12 | μs | | РЗ | t <sub>5</sub> VPH | V <sub>CC</sub> at 4.5V to RP# High | | | 50 | μs | #### NOTES: - 1. These specifications are valid for all product versions (packages and speeds). - 2. If RP# is asserted while a block erase, program, or lock-bit configuration operation is not executing, the reset will complete within tplpH. - 3. A reset time, tehov, is required from the latter of STS in RY/BY# mode or RP# going high until outputs are valid. **ADVANCE INFORMATION** # 6.2.7 ERASE, PROGRAM, AND LOCK-BIT CONFIGURATION PERFORMANCE Table 23. Erase/Write/Lock Performance(3,4) | | | | •••• | | 5V ± 10 | : 5%,<br>0% V <sub>CC</sub> | | |---------|------------------------------------------|----------------------------------------|--------------------------------|-------|---------|-----------------------------|-------| | Version | | | | | 5V | V <sub>PP</sub> | | | # | Sym | Parameter | | Notes | Typ(1) | Max | Units | | W16 | | Byte/word program time (using write I | ouffer) | 5 | 2 | TBD | μs | | W16 | twHQV1<br>tEHQV1 | Per byte program time (without write I | buffer) | 2 | 9.24 | TBD | μs | | W16 | twHQV1<br>tEHQV1 | Per word program time (without write | buffer) | 2 | 9.24 | TBD | μs | | W16 | | Block program time (byte mode) | Block program time (byte mode) | | 0.5 | TBD | sec | | W16 | | Block program time (word mode) | | 2 | 0.38 | TBD | sec | | W16 | | Block program time (using write buffe | r) | 2 | 0.13 | TBD | sec | | W16 | twhQV2<br>tEHQV2 | Block erase time | | 2 | 0.34 | TBD | sec | | W16 | | Full chip erase time | 16 Mbit | | 10.7 | | sec | | | | | 32 Mbit | | 21.4 | | sec | | W16 | twhqv3<br>tehqv3 | Set Lock-Bit time | | 2 | 9.24 | TBD | μs | | W16 | t <sub>WHQV4</sub><br>t <sub>EHQV4</sub> | Clear block lock-bits time | | 2 | 0.34 | TBD | sec | | W16 | twhRH1<br>tehRH1 | Program suspend latency time to read | Í | | 5.6 | 7 | μs | | W16 | t <sub>WHRH2</sub> | Erase suspend latency time to read | | | 9.4 | 13.1 | μs | ## NOTES: - Typical values measured at T<sub>A</sub> = +25°C and nominal voltages. Assumes corresponding lock-bits are not set. Subject to change based on device characterization. - 2. Excludes system-level overhead. - 3. These performance numbers are valid for all speed versions. - 4. Sampled but not 100% tested. - 5. Uses whole buffer. 48 # APPENDIX A DEVICE NOMENCLATURE AND ORDERING INFORMATION | Order C | ode by Density | Valid Operational Combinations | | | | |----------------|----------------|-------------------------------------------------------|-----------------------------------------|--|--| | 16 Mb | 32 Mb | 10% V <sub>CC</sub><br>100 pF load<br>(16 Mb / 32 Mb) | 5% Vcc<br>30 pF load<br>(16 Mb / 32 Mb) | | | | E28F160S5-70 | E28F320S5-90 | -80 / -100 | -70 / -90 | | | | E28F160S5-100 | E28F320S5-110 | -100 / -110 | | | | | DA28F160S5-70 | DA28F320S5-90 | -80 / -100 | -70 / -100 | | | | DA28F160S5-100 | DA28F320S5-110 | -100 / -110 | | | | **ADVANCE INFORMATION** # APPENDIX B ADDITIONAL INFORMATION(1,2) | Order Number | Document/Tool | |--------------------------------------------|------------------------------------------------------------------------------------------------| | 290608 | Word-Wide FlashFile™Memory Family 28F160S3, 28F320S3 Datashee | | 292203 | AP-645 28F160S3/S5 Compatibility with 28F016SA/SV | | 292204 | AP-646 Common Flash Interface and Command Sets | | 290528 | 28F016SV 16-Mb (1Mbit x 16, 2Mbit x 8) FlashFile™ Memory Datashee | | 290489 | 28F016SA 16-Mb (1Mbit x 16, 2Mbit x 8) FlashFile™ Memory Datashee | | 297372 | 16-Mbit Flash Product Family User's Manual | | 292123 | AP-374 Flash Memory Write Protection Techniques | | 292144 | AP-393 28F016SV Compatibility with 28F016SA | | 292159 | AP-607 Multi-Site Layout Planning with Intel's FlashFile™ Components, Including ROM Capability | | 292163 | AP-610 Flash Memory In-System Code and Data Update Techniques | | Contact Intel/Distribution<br>Sales Office | CFI - Common Flash Interface Reference Code | # NOTES: - Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office. - 2. Visit Intel's World Wide Web home page at http://www.intel.com for technical documentation and tools. 50