TOSHIBA TC9457F TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC # T C 9 4 5 7 F #### FIRMWARE BUILT IN DIGITAL SERVO The TC9457F is a firmware incorporating CD digital servo system. In addition to an LCD/LED driver, 4-channel 6-bit A/D converters, and 2-wire/3-wire serial interface, it has a buzzer function, interrupt function, and 8-bit timer/ counter. The CPU allows selection of the operating clock from three types of crystal oscillators (16.9344 MHz, 4.5 MHz, and 75 kHz), making interfacing with a CD easy. The CD digital servo incorporates various functions and circuits required for CD systems. These include sync separation protection and interpolation, EFM demodulation, error correction, digital equalizer for servoing, and a servo control circuit. Furthermore, it Weight: 1.6 g (Typ.) contains a 1-bit DA converter, so that when combined with the digital servo head amp TA2109F, it allows you to create a maintenance-free, extremely simple CD player system. #### **FEATURES** CMOS-technology DTS microcontroller LSI incorporating a CD digital servo and LCD/LED driver Operating supply voltage : When CD is operating, $V_{DD} = 4.5$ to 5.5 V (5.0 V typ.) When CD is turned off, $V_{DD} = 2.7$ to 5.5 V (CPU operating) Current consumption : When CD is operating, $I_{DD} = 55 \text{ mA}$ (typ.) > When CD is turned off, $I_{DD} = 2 \text{ mA}$ (typ.) (using 4.5 MHz crystal; CPU operating) When CD is turned off, $I_{DD} = 0.1 \text{ mA}$ (using 75 kHz crystal; CPU operating) Operating temperature range : Ta = −40 to 85°C The information contained herein is subject to change without notice. TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. TOSHIBA TC9457F #### Firmware • Instruction execution time : 1.89 / 1.78 / 107 $\mu$ s Crystal oscillator frequency: 16.9344 MHz / 4.5 MHz / 75 kHz • A/D converter: 6 bits, 4 channels • LCD driver : 1/4 duty, 1/2 biased, maximum 72 segments LED driver : 4 digits x maximum 14 segments (shared with LCD driver in software) Timer/counter : 8 bits (timer clock selectable from INTR1, INTR2, instruction cycle, or 1 kHz) • Serial interface: 3-wire/2-wire interface (data length: 4 or 8 bits) Buzzer : 0.625 to 3 kHz (8 types) ; 4 modes available-continuous, single, 10 Hz intermittent, and 10 Hz intermittent at 1 Hz interval Interrupt : 1 external, 3 internal (CD subing synchronous, serial interface, 8 bits timer) #### CD digital servo system - Capable of decoding text data. - Sure and reliable sync pattern detection, sync signal protection, and interpolation. - Contains EFM demodulator circuit and subcode demodulator circuit. - CIRC logical equations to provide high correction capability: dual C1 correction and quadruple C2 correction. - Supports variable-speed playback. - Jitter absorbing capability of +6 frames. - Contains 16 k RAM. - Contains Digital OUT circuit. - Contains L/R independent digital attenuators. - Audio output responds to bilingual function. - Subcode Q data is free of read timing and can be output synchronously with audio data. (LCD/OT pin switchable by a program) - Contains data slice and analog PLL (using adjustment-free VOC) circuits. - Loop gain, offset, and balance in focus and tracking servos can be automatically adjusted. - Contains RF gain automatic adjusting circuit. - Contains phase-correcting digital equalizer. - Contains coefficient RAM for digital equalizer, thus supporting various types of pickup. - Contains focus and tracking servo control circuit. - Servo control is possible in every mode available, providing fast and stable search. - Speed control method is adopted for lens and feed kick. - Contains AFC and APC circuits for disc motor CLV servo. - Contains defect and shock corrective circuit. - Contains 8 times oversampling digital filter and 1-bit DA converter. - 100 pin flat package. #### **BLOCK DIAGRAM** #### **DESCRIPTION OF PIN FUNCTION** | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|-------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 1~10 | \$1 / OT5<br>{<br>\$10 / OT14 | LCD segment<br>outputs<br>/ Output ports | Segment signal outputs to the LCD panel. Up to 72 segments in a matrix with COM1 to COM4 can be displayed. All of the S1 to S18 pins can be switched for output ports by a program (Note 1). Also, the S15 to S18 pins each can be switched for I/O ports individually. When set for I/O ports, these pins become Nch open-drain outputs. Furthermore, the S11 to S14 and the P8-0 to P8-3 pins can be switched for use as CD signal (CLCK to IPF) input/output pins by a program. • CLCK: Subcodes P thru W data readout clock input/output. Selected between input and output by a command. • DATA: Subcodes P thru W data | | | 11 | S11/OT15<br>/CLCK | | <ul> <li>DATA: Subcodes P thru W data output.</li> <li>SFSY: Playback system frame sync signal output.</li> <li>LRCK: Channel clock (44.1 kHz) output.</li> </ul> | | | 12 | S12/OT16<br>/DATA | LCD segment outputs | It outputs a low for L channel and a high for R channel. Polarity can be inverted by a command. BCK: Bit clock (1.4122 MHz) output. AOUT: Audio data output. MBOV: Buffer memory-over signal output. It outputs a high when buffer overflows. IPF: Correction flag output. When AOUT is C2 correction output, it outputs a high indicating that correction is impossible. (Note): For CD signal output, set parameters OT for output and LEDon = 1. Furthermore, when set for output ports, the buffer capability can be increased by setting the LEDon bit to 1, so that it can be used as an LED driver. These pins normally are used for LED segment outputs. Since the output ports can increment OT1 through OT18 by an instruction, data in external RAM / ROM can be accessed easily. | | | 13 | S13 / OT17<br>/ SFSY | /Output ports<br>/CD signals | | | | 14 | \$14 / OT18<br>/ LRCK | | | | | 15 | \$8-0 / \$15<br>/ BCK | | | _ | | 16 | P8-1/S16<br>/AOUT | I/O ports<br>/LCD segment | | | | 17 | P8-2 / S17<br>/ MBOV | outputs<br>/ CD signals | | | | 18 | P8-3 / \$18<br>/ IPF | | (Note 1): After a system reset, the output port shared pins are set for LCD output and the I/O port shared pins are set for I/O port input. | | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |-------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 21~24 | P1-0~P1-3<br>/K0~K3 | I/O port 1<br>/Key input ports | 4-bit CMOS I/O ports. These ports can be set for input or output bit for bit by a program. These pins can be pulled up to VDD or down to GND by a program. Therefore, they can be used as key input pins. Also, when they are set for I/O port input, a change of state in this input can be used to clear the clock stop or wait mode. | | | 25<br>26~28<br>29 | P3-0 / DCREF P3-1 / ADIN1 P3-3 / ADIN3 P4-0 / ADIN4 / BUZR | I/O port 3 /AD analog reference voltage input I/O port 3 /A/D analog voltage inputs I/O port 4 /A/D analog voltage input/ Buzzer output | 5-bit CMOS I/O ports. These ports can be set for input or output bit for bit by a program. The P3-0 to P4-0 pins serve dual purposes as analog inputs for the internal 6-bit 4-channel A/D converters. The internal A/D converters can complete conversion in 6 instruction cycles using a successive approximation method. The required pins can be set for A/D analog input bit for bit by a program. P3-0 can be set for reference voltage input, and the internal power supply (MVDD) can be used for this reference voltage. The P4-0 pin serves dual purposes as a buzzer output pin. The buzzer output can be selected from 8 frequencies, 0.625 to 3 kHz. Each selected frequency can be output in one of four modes: continuous, single, 10 Hz intermittent, and 10 Hz intermittent at 1 Hz interval. Whether or not to use and how to control the A/D converter and buzzer all can be set by a program. (Note): If P3-0 is set for reference voltage input, note that although normally in a high-impedance state, this input during A/D conversion becomes a 10 kΩ load, typ. Therefore, pay careful attention to the output impedance that is input to this pin. | | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |----------------|--------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 30<br>31<br>32 | P4-1/S12 P4-2/S0/SI1/SDA P4-3/SCK/SCL | I/O port 4 /Serial data input /Serial data input/output /Serial clock input/output | 3-bit CMOS I/O ports. These ports can be set for input or output bit for bit by a program. These pins serve dual purposes as input or output pins for the serial interface circuit (SIO). The SIO is a 2-wire/3-wire compatible serial interface. 4 or 8 bits of serial data, beginning with the MSB or LSB, are serially output from the SO/SDA pin at each clock edge on the SCK/SCL pin, and the data on SI1 or SI2 pin is serially input to the device. The serial clock (SCK/SCL) allows selection between the internal (450/225/150/75 kHz) and external sources and a selection of the active edge, rise or fall. Moreover, since the clock and data can be output via Nch open-drain outputs, various device controls and communication between controllers can be greatly facilitated. When an SIO interrupt is enabled, an interrupt is generated at completion of SIO execution and the program jumps to address 4. This is effective when high-speed serial communication is desired. All inputs to SIO contain a Schmitt trigger circuit. Whether or not to use SIO and how to control it all can be set by a program. | | | 33~38 | TESTO<br>{<br>TEST5 | Test mode<br>control inputs | Test mode control input pins. The test mode is selected when these pins are set high and normal operation is selected when they are low. These pins normally must be held low or left open (NC) when Used for this purpose. (Pulldown resistors are built-in). | l | | 39~42 | /HSO/OT19<br>SPCK/OT20<br>SPDA/OT21<br>COFS/OT22 | CD control<br>signal outputs<br>/Output ports | CD control output pins. • /HSO : Playback speed mode output. High = normal speed; Low = double speed. • SPCK : Processor status signal readout clock output (176.4 kHz) • SPDA : Processor status signal output. • COFS : Correction system frame clock output (7.35 kHz). These pins can be switched for output ports by a program. | _ | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|--------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | 43 | DOUT | | Digital output pin. | | | 44 | SBSY | | Subcode block sync output pin. It outputs a high at the S1 position when subcode sync is detected. | _ | | 45 | SBOK | re<br>C<br>C<br>N<br>W<br>p<br>o | Subcode Q data CRCC determination result output pin. It outputs a high when CRCC check is found OK. | | | 46, 75 | $v_{DD}$ | | CD unit's digital block power supply pins. Normally, apply 5 V to V <sub>DD</sub> . When not using a CD (CD off), this power supply can be turned off, with only the controller power supply kept active, so that the controller alone is | | | 47, 76 | Vss | | operating. In this case, the CDoff bit must be set to 1. When this bit is set to 1, pins 11 through 18 and pins 39 through 42 all are changed for output ports if they have been set for CD control signal input/output pins. | _ | | 48 | P2V <sub>REF</sub> | | PLL block-2 V <sub>REF</sub> pin. | | | 49 | PDO | CD control input<br>/ outputs | This pin outputs a phase error between EFM and PLCK signals. | | | 50 | TMAX | | TMAX detection result output pin. Selected by command bit TMPS. Longer than preset period : Outputs P2V <sub>REF</sub> . Shorter than preset period : Low level (V <sub>SS</sub> ). Within preset period : High impedance. | _ | | 51 | LPFN | | Inverted input of low-pass filter amp. | Analog input | | 52 | LPFO | | Output of low-pass filter amp. | Analog output | | 53 | PVREF | | PLL block V <sub>REF</sub> pin. | _ | | 54 | VCOF | | VCO filter pin. | Analog output | | 55 | AVSS | | Analog block ground pin. | _ | | 56 | SLCO | | DAC output pin for data slice level generation. | Analog output | | 57 | RFI | | RF signal input pin. | Analog input<br>(Zin : command<br>select) | | 58 | $AV_{DD}$ | | Analog block power supply pin. | _ | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|-------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | 59 | RFCT | R<br>R<br>F<br>S | RFRP signal center level input pin. | Analog input (Zin = $50 \text{ k}\Omega$ ) | | 60 | RFZI | | RFRP zero-cross input pin. | | | 61 | RFRP | | RF ripple signal input pin. | | | 62 | FEI | | Focus error signal input pin. | <br> A m a l a m : : : : : : : : : : : : : : : : : : | | 63 | SBAD | | Subbeam add signal input pin. | Analog input | | 64 | TEI | | Tracking error input pin. This input is read when tracking servo is on. | | | 65 | TEZI | | Tracking error zero-cross input pin. | Analog input (Zin = $10 \text{ k}\Omega$ ) | | 66 | FOO | | Focus equalizer output pin. | Analog output | | 67 | TRO | | Tracking equalizer output pin. | (2V <sub>REF</sub> to AV <sub>SS</sub> ) | | 68 | V <sub>REF</sub> | CD control input / s T | Analog reference power supply pin. | _ | | 69 | RFGC | | RF amplitude adjusting control signal output pin. It outputs 3-level PWM signals. (PWM carrier = 88.2 kHz) | | | 70 | TEBC | | Tracking balance control signal output pin. It outputs 3-level PWM signals. (PWM carrier = 88.2 kHz) | | | 71 | FMO | | Focus equalizer output pin. It outputs 3-level PWM signals. (PWM carrier = 88.2 kHz) | _ | | 72 | DMO | | Disc equalizer output pin. It outputs 3-<br>level PWM signals. (PWM carrier = DSP<br>block 88.2 kHz, synchronized to PXO) | | | 73 | 2V <sub>REF</sub> | | Analog reference power supply pin. (2 × V <sub>REF</sub> ) | _ | | 74 | SEL | | APC circuit on/off signal output pin. When laser is on, this pin goes to a high-impedance state when UHS = low and outputs a high when UHS = high. | _ | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 77 | XV <sub>SS</sub> | C C C C C C C C C C C C C C C C C C C | CD's crystal oscillator power supply pins. Normally, connect these pins to the | _ | | 80 | $xv_{DD}$ | | power supply lines that are used in common for the V <sub>DD</sub> and V <sub>SS</sub> pins. | | | 78 | XI | | CD's crystal oscillator input/output pins. Normally, connect 16.934 MHz here. This clock is used as the system clock for the | | | 79 | хо | | CD. After a system reset, it also is used as the system clock on the controller side. Therefore, all of the CD power supplies must be fed with power after a reset. | ı | | 81 | DVSR | CD control input/ | R-channel D/A converter unit ground pin. | | | 82 | RO | outputs | R-channel data forward output pin. | | | 83 | DVRR | 1 | R-channel reference voltage pin. | | | 84 | DV <sub>DD</sub> | 1 | D/A converter unit power supply pin. | | | 85 | DVRL | 1 | L-channel reference voltage pin. | | | 86 | LO | 1 | L-channel data forward output pin. | | | 87 | DVSL | 1 | L-channel D/A converter unit ground pin. | _ | | 88, 89 | NC | | NC pins. Normally, connect these pins to ground or leave them open. Pin 89 serves dual purposes as the Vpp pin of an EEPROM product. Therefore, when this pin is left open, it can be shared with an EEPROM product. | | | 90 | RESET | Reset input | Device's system reset signal input pin. The device remains reset while RESET is held low and when RESET is released back high, the CD unit becomes operational and the program starts from address 0. Normally, a system reset is asserted when a voltage of 2.7 V or more is applied to VDD when it is at 0 V (power-on reset). Therefore, this pin must be pulled high when used for this purpose. | _ | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|--------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 91 | HOLD | Hold mode<br>control input | This pin is used to input a signal that requests or clears the hold mode. Normally, use this pin for CD mode select signal input or battery detection signal input. There are two hold modes: clock stop mode (crystal oscillator turned off) and a wait mode (CPU stopped). These modes are entered by executing the CKSTP and WAIT instructions, respectively. The clock stop mode can be requested by a programmed input: low level detection on HOLD pin or forced execution, and can be cleared by detecting a high on the HOLD pin or a change of state in its input signal. When the CKSTP instruction is executed, the clock generator and the CPU stop operating and the device is placed in a memory backup state. During this state, the device's current consumption is reduced to 1 µA or less. At the same time, the display output and CMOS output ports are automatically set low, and the Nch open-drain outputs are turned off. The wait mode is executed regardless of the input state on the HOLD pin, with the device's current consumption reduced. In this mode, the user can choose to keep only the crystal oscillator operating or have the CPU paused by programming. If the former is selected, all display outputs are set low and other pins retain their state; if the latter is selected, all states are retained except that the CPU is temporarily stopped. This mode is cleared by a change of state in the HOLD input. | | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|--------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 92 | INTR | External<br>interrupt input | External interrupt input pin. When the interrupt facility is enabled and a pulse of 1.11 to 2.22 $\mu$ s in duration is applied to this pin, an interrupt is generated and the program jumps to address 1. Input logic and the active edge (rise or fall) can be selected for each interrupt input. Also, the internal 8-bit timer clock can be chosen for this interrupt input, in which case it is possible to count pulses or generate an interrupt at a given pulse count (address 3). Since this pin is a Schmitt trigger type, it can be used as an input port for receiving remote control signals, etc. | _ | | 93 | MXO | Controller's | Crystal oscillator pins for the controller. The oscillator clock is used as the timebase for the clock facility or as the controller's system clock. Connect a 4.5 MHz or 75 kHz crystal resonator to the MXO and MXI pins. Since these pins do not contain internal feedback resistors, etc, an amp resistor or output resistor must be added external to the chip. • 75 kHz····ROUT = $100 \text{ k}\Omega$ Rf = $10 \text{ M}\Omega$ Ci = Co = $15 \text{ pF}$ (typ.) • 4.5 MHz····ROUT = $0 \Omega$ , Rf = $1 \text{ M}\Omega$ Ci = Co = $15 \text{ pF}$ (typ.) | | | 94 | MXI | crystal oscillator<br>pins | CD unit's crystal oscillator for clocking the entire device operation, fix the MXI pin to the GND level. Oscillation is stopped by executing a CKSTP instruction. Select the crystal oscillator and control its operation by a program. (Note): When after turning on the CD unit's power supply, the controller system clock is switched from the crystal oscillator on the controller side to that on the CD side, provide an allowance time of several 10 ms for the CD unit's crystal oscillator to stabilize after it is powered on. This is necessary to prevent the controller from operating erratically. | | | PIN No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 19, 96 | MV <sub>DD</sub> | Controller unit<br>power supply<br>pins | Power supply pins. Normally, apply a voltage of 4.5 to 5.5 V to $V_{DD}$ . In a backup state (when the CKSTP instruction executed), the device's current consumption is reduced to 1 $\mu$ A or less, allowing for the supply voltage to be lowered to 2.0 V. | _ | | 20, 95 | MVSS | | The device is reset and the program starts from address 0 when a voltage of 2.7 V or more is applied to this pin when it is at 0 V (power-on reset). (Note): For reason of this power-on reset, make sure the device's power supply rise time is between 10 to 100 ms. | _ | | 97 | COM1/OT1 | Up to 72 segments in a S18 can be displayed. Three voltage levels MV MVDD), and GND are operiod at 2 ms intervals After a system reset an of a clock stop instructivoltage is output and to set to 0 before commo output. COM3/OT3 Up to 72 segments in a S18 can be displayed. Three voltage levels MV MVDD), and GND are operiod at 2 ms intervals After a system reset an of a clock stop instructivoltage is output and to set to 0 before commo output. These pins can be switch ports by a program (Not the buffer capacity can by setting the LEDon by can be used as an LED | Three voltage levels MV <sub>DD</sub> , V <sub>EE</sub> (1/2 | | | 98 | COM2/OT2 | | MV <sub>DD</sub> ), and GND are output for 83 Hz period at 2 ms intervals. After a system reset and after deassertion of a clock stop instruction, the V <sub>EE</sub> voltage is output and the DISP OFF bit is | | | 99 | COM3 / OT3 | | set to 0 before common signals are output. These pins can be switched for output ports by a program (Note 1). In this case, the buffer capacity can be increased | | | 100 | COM4/OT4 | | by setting the LEDon bit to 1, so that it can be used as an LED driver. These four pins normally are used for LED digit | | #### MAXIMUM RATINGS (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|--------------------------|------| | Power Supply Voltage | $V_{DD}$ | -0.3~6.0 | V | | Input Voltage | $v_{IN}$ | $-0.3 \sim V_{DD} + 0.3$ | ٧ | | Power Dissipation | PD | 1400 | mW | | Operating Temperature | T <sub>opr</sub> | - 40~85 | °C | | Storage Temperature | T <sub>stg</sub> | - 65~150 | °C | **ELECTRICAL CHARACTERISTICS** (Ta = 25°C, $V_{DD} = MV_{DD} = AV_{DD} = DV_{DD} = XV_{DD} = 5 V$ , $2V_{REF} = P2V_{REF} = 4.2 V$ , $V_{REF} = PV_{REF} = 2.1 V$ , unless otherwise specified) $MV_{DD}$ (CPU Unit Power Supply) | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-----------------------------------|-------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | | MV <sub>DD1</sub> | _ | When CPU and CD operating. However, $MV_{DD} \ge V_{DD}$ | 4.5 | 5.0 | 5.5 | | | Operating Supply<br>Voltage | MV <sub>DD2</sub> | _ | When CPU operating (CD powered off, 4.5 MHz crystal connected) | 4.5 | 5.0 | 5.5 | V | | | MV <sub>DD3</sub> | _ | When CPU operating (CD powered off, 75 kHz crystal connected) | 2.7 | 5.0 | 5.5 | | | Memory Retention<br>Voltage Range | MVHD | _ | When crystal oscillator stopped (CKSTP instruction executed) | 2.0 | ~ | 5.5 | | | | MV <sub>DD1</sub> | _ | When CPU operating (XI = 16.9334 MHz crystal connected) | _ | 1.0 | 2.0 | | | Operating Supply | MV <sub>DD2</sub> | _ | When CPU operating (MXI = 4.5 MHz crystal connected) | - | 2.0 | 4.0 | | | Operating Supply<br>Current | MV <sub>DD3</sub> | _ | When CPU operating (MXI = 75 kHz crystal connected) | _ | 0.75 | 2.0 | mA | | | MV <sub>DD4</sub> | _ | Standby mode (only crystal oscillating, 4.5 MHz or 75 kHz crystal connected) | | 0.5 | 1.5 | | | Memory Retention<br>Current | MIHD | _ | When crystal oscillator stopped (CKSTP instruction executed) | | 0.1 | 1.0 | μΑ | | Crystal Oscillation | f MXT1 | _ | Rf = 1 M $\Omega$ , Rout = 0 $\Omega$ ,<br>Ci = Co = 30 pF (Note 1)* | _ | 4.5 | _ | MHz | | Frequency | f MXT2 | _ | Rf = $10 \text{ M}\Omega$ , Rout = $100 \text{ k}\Omega$ ,<br>Ci = Co = $15 \text{ pF}$<br>MV <sub>DD</sub> = $2.7 \text{ to } 5.5 \text{ V}$ (Note 1)* | | 75 | _ | kHz | | Crystal Oscillation Start<br>Time | tst | _ | Crystal oscillation fmxt = 75 kHz | | _ | 1.0 | s | (Note 1): Consider the crystal resonator used in your system when determining constants, etc. Items marked with \* are guaranteed at $V_{DD}$ = MV $_{DD}$ = 4.5 to 5.5 V and Ta = -40 to 85°C. ## V<sub>DD</sub> (CD Unit Power Supply) | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |----------------------------------|-----------------|----------------------|-------------------------------------------------|------|---------|------|------| | Operating Supply<br>Voltage | V <sub>DD</sub> | | $MV_{DD} \ge V_{DD}$ * | 4.5 | 5.0 | 5.5 | ٧ | | Operating Supply<br>Current | lDD | | When 16.9344 MHz crystal connected | 1 | 50 | 60 | mA | | Crystal Oscillation<br>Frequency | fXT | _ | Rout = $0 \Omega$ , Ci = Co = $15 pF$ (Note 1)* | 1 | 16.9344 | | MHz | (Note 1): Consider the crystal resonator used in your system when determining constants, etc. Items marked with \* are guaranteed at $V_{DD}$ = $MV_{DD}$ = 4.5 to 5.5 V and Ta = -40 to 85°C. #### LCD Common Output (COM1/OT1 to COM4/OT4) | CHARAC | TERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |----------------------|-----------|------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------|------|------| | | lOH2 | _ | V <sub>OH</sub> = 4.5 V (When LCD output, settings OT output, LEDon = 0) | - 0.1 | -0.2 | - | | | | Output | Current | l <sub>OH5</sub> | _ | V <sub>OH</sub> = 4.5 V<br>(Settings OT output, LEDon = 1) | - 20 | - 40 | | mA | | Current | | l <sub>OL2</sub> | | V <sub>OL</sub> = 0.5 V (When LCD output, settings OT output, LEDon = 0) | 0.1 | 0.2 | | | | | Low Level | | | V <sub>OL</sub> = 0.5 V<br>(Settings OT output, LEDon = 1) | 4 | 10 | ı | | | Output Volt<br>Level | age 1/2 | V <sub>BS</sub> | _ | Nonloaded (when LCD output) | 2.1 | 2.3 | 2.5 | ٧ | #### Segment Output (\$1/OT4 to \$10/OT14, \$11/OT15 to P8-0/\$14 to P8-3/\$18) | CHARAC | TERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------|------------------|------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------|------|--------------------------|----------| | | High Lavel | I <sub>OH1</sub> | _ | V <sub>OH</sub> = 4.5 V (When LCD output, settings OT output, LEDon = 0) | - 0.05 | -0.1 | | | | Output | High Level | I <sub>OH4</sub> | _ | V <sub>OH</sub> = 4.5 V (Settings OT output, LEDon = 1, I/O port) | - 2 | - 4 | _ | mΛ | | Current | l <sub>OL1</sub> | _ | V <sub>OL</sub> = 0.5 V (When LCD output, settings OT output, LEDon = 0) | 0.05 | 0.1 | _ | mA | | | | Low Level | I <sub>OL5</sub> | _ | V <sub>OL</sub> = 0.5 V (Settings OT output, LEDon = 1, I/O port) | 5 | 10 | | | | Input Leaka | ge Current | ILI | _ | $V_{IH} = 5.0 \text{ V}, V_{IL} = 0 \text{ V}$ (P8-0 to P8-3) | ı | l | ± 1.0 | μΑ | | Input | High Level | $V_{IH}$ | | (P8-0 to P8-3) | MV <sub>DD</sub><br>×0.8 | ? | MV <sub>DD</sub> | <b>V</b> | | Voltage | Low Level | $V_{IL}$ | _ | (P8-0 to P8-3) | 0 | ? | MV <sub>DD</sub><br>×0.2 | V | #### I/O Ports (P1-0 to P4-3) | CHARACTERISTIC | | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |---------------------------|-------------|------------------|----------------------|-----------------------------------------------------|---------------------------|------------|---------------------------|---------| | | High Level | I <sub>ОН3</sub> | _ | V <sub>OH</sub> = 4.5 V | <b>–</b> 1 | <b>- 2</b> | _ | | | Output<br>Current | Low Level | l <sub>OL3</sub> | _ | V <sub>OL</sub> = 0.5 V<br>(exclude P4-1, 2, 3 pin) | 1.5 | 3.0 | _ | mA | | | | I <sub>OL5</sub> | _ | V <sub>OL</sub> = 0.5 V (P4-1, 2, 3 pin) | 4 | 10 | _ | | | Input Leak | age Current | ILI | _ | V <sub>IH</sub> = 5.0 V, V <sub>IL</sub> = 0 V | _ | _ | ± 1.0 | $\mu$ A | | | High Level | $V_{IH}$ | _ | _ | MV <sub>DD</sub><br>× 0.8 | ~ | MVDD | V | | Voltage | Low Level | $V_{IL}$ | _ | _ | 0 | ~ | MV <sub>DD</sub><br>× 0.2 | V | | Input Pullu<br>Resistance | p/down | R <sub>IN1</sub> | _ | (P1-0 to P1-3) When pulldown, pullup are set. | 25 | 50 | 120 | kΩ | ## HOLD, INTR Input Port, RESET Input | CHARACTERISTIC | | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |----------------|------------|------------------|----------------------|------------------------------------------------|--------------------------|------|---------------------------|---------| | Input Leaka | ge Current | ILI | _ | V <sub>IH</sub> = 5.0 V, V <sub>IL</sub> = 0 V | _ | _ | ± 1.0 | $\mu$ A | | Input | High Level | V <sub>IH3</sub> | _ | _ | MV <sub>DD</sub><br>×0.8 | ? | MV <sub>DD</sub> | ٧ | | Voltage | Low Level | V <sub>IL3</sub> | _ | _ | 0 | ? | MV <sub>DD</sub><br>× 0.2 | V | ## A/D Converter (ADIN1 to ADIN7, DC-REF) | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------------------------|------------------|----------------------|---------------------------------------------------------------------------------------------|------|-------|------------------|------| | Analog Input Voltage<br>Range | $V_{AD}$ | _ | ADIN to ADIN4 | 0 | ~ | MV <sub>DD</sub> | ٧ | | Resolution | V <sub>RES</sub> | _ | _ | _ | 6 | _ | bit | | Overall Conversion<br>Error | | _ | _ | _ | ± 0.5 | ± 4.0 | LSB | | Analog Input Leakage | ILI | _ | $V_{IH} = 5.0 \text{ V}, V_{IL} = 0 \text{ V}$<br>(AD <sub>IN1</sub> to AD <sub>IN4</sub> ) | _ | | ± 1.0 | μΑ | #### DATA, SFSY, LRCK, BCK, AOUT, MBOV, IPF Outputs and CLCK Input/Output | CHARAC | TERISTIC | SYMBOL | TEST<br>CIR- | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |--------------------------|------------------|------------------|-------------------------------------------------------------|-------------------------------------------------------------|--------------------------|------|--------------------------|------| | Output Current Low Level | I <sub>OH4</sub> | CUIT<br>— | V <sub>OH</sub> = 4.5 V (Settings OT for output, LEDon = 0) | - 2.0 | - 4.0 | _ | | | | | Low Level | l <sub>OL5</sub> | _ | V <sub>OL</sub> = 0.5 V (Settings OT for output, LEDon = 0) | 5 | 10 | _ | mA | | Input Leaka | ge Current | ILI | _ | $V_{IH} = 5.0 \text{ V}, V_{IL} = 0 \text{ V}$ (CLCK) | _ | _ | ± 1.0 | μΑ | | Input | High Level | V <sub>IH</sub> | _ | (CLCK) | MV <sub>DD</sub><br>×0.8 | ~ | MV <sub>DD</sub> | V | | Voltage | Low Level | V <sub>IL</sub> | _ | (CLCK) | 0 | ~ | MV <sub>DD</sub><br>×0.2 | | #### DOUT, SBSY, SBOK, SEL, HSO, SPCK, SPDA, COFS Outputs | CHARAC | TERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |---------|------------|------------------|----------------------|-------------------------|------------|------|------|------| | Output | High Level | I <sub>OH4</sub> | _ | V <sub>OH</sub> = 4.5 V | <b>-</b> 2 | - 4 | | mΑ | | Voltage | Low Level | l <sub>OL4</sub> | _ | $V_{OL} = 0.5 V$ | 2 | 4 | _ | IIIA | #### PDO, TMAX, RFGC, TEBC, DMO Outputs | CHARAC | TERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |---------|------------|------------------|----------------------|-------------------------|-------|-------|------|------| | Output | High Level | <sup>1</sup> ОН6 | _ | V <sub>OH</sub> = 3.8 V | - 1.0 | - 2.0 | _ | mΑ | | Voltage | Low Level | l <sub>OL4</sub> | _ | $V_{OL} = 0.5 V$ | 3.0 | 6.0 | _ | IIIA | #### Propagation Delay Time (AOUT, SPDA, DATA, SBSY, SBOK) | CHARAC | TERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------|------------|-----------|----------------------|----------------|------|------|------|------| | Propagation | High Level | $t_pLH$ | _ | | _ | 10 | _ | nc | | Delay Time | Low Level | $t_{pHL}$ | _ | | | 10 | _ | ns | #### 1bit DA Converter | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |---------------------|---------|----------------------|-----------------------------------------------|------|------|------|-------------------| | Noise Distortion | THD + N | _ | 1 kHz sine-wave, full-scale input | - | - 85 | - 78 | | | S/N Ratio | S/N | _ | _ | 90 | 98 | _ | | | Dynamic Range | DR | _ | 1 kHz sine-wave, in terms of<br>– 60 dB input | 85 | 90 | _ | dB | | Crosstalk | СТ | _ | 1 kHz sine-wave, full-scale input | 1 | - 90 | - 85 | | | Analog Output Level | DACout | _ | 1 kHz sine-wave, full-scale input | 1200 | 1250 | 1300 | mV <sub>rms</sub> | ## Other | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-------------------------------|------------------|----------------------|------------------|------|------|------|--------------------| | Input Pulldown<br>Resistance | R <sub>IN2</sub> | _ | (TESTO to TEST5) | _ | 10 | | k $\Omega$ | | XI Amp Feedback<br>Resistance | R <sub>fXT</sub> | _ | (XI – XO) | 1 | 2 | 4 | $\mathbf{M}\Omega$ | ### PACKAGE DIMENSIONS QFP100-P-1420-0.65A Unit: mm Weight: 1.6 g (Typ.)