## Current Mode Four Quadrant Multiplier

## élantec.

The EL4083 makes use of an Elantec fully complimentary oxide isolated bipolar process to produce a patent pending current in, current out four quadrant multiplier. Input and output signal summing and direct interface to other current mode devices can be accomplished by simple connection to reduce component count and preserve bandwidth. The selection of an appropriate series resistor value allows an input to accept a voltage signal of any size and optimize dynamic range. The differential outputs offer significant performance improvements which greatly extend the usable gain control range at high frequencies. The bias current is programmable to accommodate the voltage and power dissipation constraints of the package and available systems supplies.

The devices can implement all the classic four quadrant multiplier applications and are uniquely well suited to gain control and signal summing of broadband signals.

## Ordering Information

| PART <br> NUMBER | TEMP. <br> RANGE | PACKAGE | PKG. NO. |
| :---: | :---: | :---: | :---: |
| EL4083CN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Pin PDIP | MDP0031 |
| EL4083CS | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Pin SO | MDP0027 |

## Pinout

[^0]
## Features

- Novel current mode design
- Virtual ground current summing inputs
- Differential ground referenced current outputs
- High speed (both inputs)
- 200MHz bandwidth
- 12ns $1 \%$ settling time
- Low distortion
- THD < 0.03\% @ 1MHz
- THD < 0.1\% @ 10MHz
- Low noise ( $\mathrm{R}_{\mathrm{L}}=50 \Omega$ )
- 100dB dynamic range
- 10 Hz to 20 kHz
- 73dB dynamic range
- 10 Hz to 10 MHz
- Wide supply conditions
- $\pm 5$ to $\pm 15 \mathrm{~V}$ operation
- Programmable bias current
- 0.2 dB gain tolerance to 25 MHz


## Features

- Four quadrant multiplication
- Gain control
- Controlled signal summing and multiplexing
- HDTV video fading and switching
- Mixing/modulating/demodulating (phase detection)
- Frequency doubling
- Division
- Squaring
- Square rooting
- RMS and power measurement
- Vector addition-RMS summing
- CRT focus and geometry correction
- Polynomial function generation
- AGC circuits

| Absolute Maximum Ratings ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) |  |  |
| :---: | :---: | :---: |
| $\mathrm{V}_{S}$ | Voltage between $\mathrm{V}_{\mathrm{S}^{+}}$and $\mathrm{V}_{\mathrm{S}^{-}}$ | .+33V |
| IZ(BIAS) | Z, Bias Current | 2.4 mA |
| ${ }^{1} \mathrm{X}$ | X Input Current. | $\pm 2.4 \mathrm{~mA}$ |
| $l_{Y}$ | Y Input Current | $\pm 2.4 \mathrm{~m}$ |

$P_{D} \quad$ Maximum Power Dissipation. . . . . . . . . . . . . . See Curves
$\mathrm{T}_{\mathrm{A}} \quad$ Operating Temperature Range EL4083 .. $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{J}} \quad$ Operating Junction Temperature EL4083 . . . . . . . . $150^{\circ} \mathrm{C}$
TST Storage Temperature $\ldots \ldots \ldots \ldots \ldots . . .65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Electrical Specifications $\quad T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5, \mathrm{I}_{\mathrm{Z}}=1.6 \mathrm{~mA}$ unless otherwise specified.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLIES |  |  |  |  |  |
| Operating Supply Voltage Range |  | $\pm 4.5$ |  | $\pm 16.5$ | V |
| ${ }^{\text {CC }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{I}_{\mathrm{Z}}=0.2 \mathrm{~mA}$ | 7.2 | 8.5 | 9.5 | mA |
| ${ }^{\text {CCC }}$ | $\mathrm{V}_{S}= \pm 5 \mathrm{~V}, \mathrm{I}_{\mathrm{Z}}=1.6 \mathrm{~mA}$ | 42.0 | 44.0 | 45 | mA |
| IEE | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{I}_{\mathrm{Z}}=0.2 \mathrm{~mA}$ | 9.5 | 10.0 | 12 | mA |
| ${ }^{\text {IEE }}$ | $\mathrm{V}_{S}= \pm 5 \mathrm{~V}, \mathrm{I}_{\mathrm{Z}}=1.6 \mathrm{~mA}$ | 45 | 47 | 48 | mA |

## MULTIPLIER PERFORMANCE

| Transfer Function (Note 1) | $\left(I_{X Y}-1 \overline{X Y}\right)=K\left(I_{X} \times I_{Y}\right) / I_{Z}$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| K Value |  | 0.92 | 0.965 | 1.01 |  |
| Total Error (Note 2) | $-2 m A<I_{X}, l_{Y}<2 m A$ |  | $\pm 0.5$ | $\pm 2$ | \%FS |
| vs. Temp | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | $\pm 1.5$ | $\pm 3$ | \%FS |
| Linearity (Note 3) |  |  | 0.25 | 0.5 | \%FS |
| Bandwidth (Note 4) | -3dB (Figure 2) | 200 | 225 |  | MHz |
| $X$ Feedthrough DC to $I_{X Y}$ or IXY (Note 1) | $\mathrm{I}_{\mathrm{X}}= \pm 2 \mathrm{~mA}, \mathrm{l}_{\mathrm{Y}}=0$ (unnulled) |  | 0.15 | 1.6 | \%FS |
| Y Feedthrough DC to $\mathrm{I}_{\mathrm{XY}}$ or IXY (Note1) | $\mathrm{I}_{\mathrm{Y}}= \pm 2 \mathrm{~mA}, \mathrm{I}_{\mathrm{X}}=0$ (unnulled) |  | 0.15 | 1.6 | \%FS |
| AC Feedthrough, X to $\mathrm{I}_{\mathrm{XY}}$ or IIXY (Note 5) | $\mathrm{I}_{\mathrm{X}}=4 \mathrm{mAPP}, \mathrm{I}_{\mathrm{Y}}=$ nulled |  |  |  |  |
|  | $\mathrm{f}=3.58 \mathrm{MHz}$ |  | -80 |  | dB |
|  | $\mathrm{f}=100 \mathrm{MHz}$ |  | -28 |  | dB |
| AC Feedthrough, X to ( $\mathrm{IXY}^{-1 / \overline{X Y} \text { ) ( }}$ ( ${ }^{\text {ate 5) }}$ | $\begin{aligned} & \text { IX = 4mAPP, IY }=\text { nulled, } \\ & D C<f<1 G H z \end{aligned}$ |  | -50 |  | dB |
| AC Feedthrough, Y to $\mathrm{I}_{\mathrm{XY}}$ or IXY (Note 5) | $\mathrm{I}_{\mathrm{Y}}=4 \mathrm{mAPP}, \mathrm{I}_{\mathrm{X}}=$ nulled |  |  |  |  |
|  | $\mathrm{f}=3.58 \mathrm{MHz}$ |  | -64 |  | dB |
|  | $\mathrm{f}=100 \mathrm{MHz}$ |  | -26 |  | dB |
| AC Feedthrough, Y to ( $\mathrm{IXY}^{-1 / \overline{X Y})-(\text { Note 5) }}$ | $\begin{aligned} & I_{Y}=4 \mathrm{mApp}, I_{X}=\text { nulled } \\ & \mathrm{DC}<\mathrm{f}<1 \mathrm{GHz} \end{aligned}$ |  | -50 |  | dB |

## INPUTS ( $\mathrm{I}_{\mathrm{X}}, \mathrm{I}_{\mathrm{Y}}$ )

| Full Scale Range | FRS $=1.25 \times \mathrm{I}$ (Nominal) |  | $\pm 2$ |  | mA |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clipping Level | $\mathrm{C}_{\mathrm{L}}=2 \times \mathrm{I}$ | 2.85 | 3.2 |  | mA |
| $\mathrm{Z}_{\text {IN }}(\mathrm{lx}$ ) |  | 30 | 40 | 48 | $\Omega$ |
| $\mathrm{Z}_{\text {IN }}(\mathrm{ly}$ ) |  | 30 | 36 | 48 | $\Omega$ |
| Input Offset Voltages | at Input Pins, $\mathrm{I}=1.6 \mathrm{~mA}$ | -4 |  | +4 | mV |
| ( $\mathrm{V}_{\text {OSX }}, \mathrm{V}_{\text {OSY }}$ ) | $\mathrm{I}=0.2 \mathrm{~mA}$ | -12 |  | +12 | mV |
| Input Offset Currents (Note 1) | $\mathrm{R}_{S X}=\mathrm{R}_{S Y}=1 \mathrm{~K}, \mathrm{~V}_{\mathrm{X}}=\mathrm{V}_{Y}=0$ |  | $\pm 10$ | $\pm 40$ | $\mu \mathrm{A}$ |
| IXOS, IYOS | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | $\pm 20$ |  | $n A /{ }^{\circ} \mathrm{C}$ |
| Nonlinearity |  |  |  |  |  |
| IX | $I_{Y}=2 m A,-2 m A<I_{X}<2 m A$ |  | 0.1 | 0.6 | \%FS |
| $\mathrm{I}_{\mathrm{Y}}$ | $\mathrm{I}_{\mathrm{X}}=2 \mathrm{~mA},-2 \mathrm{~mA}<\mathrm{I}_{\mathrm{Y}}<2 \mathrm{~mA}$ |  | 0.1 | 0.4 | \%FS |

Electrical Specifications $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5, \mathrm{I}_{\mathrm{Z}}=1.6 \mathrm{~mA}$ unless otherwise specified. (Continued)


NOTES:

1. Specifications are provisional for the EL4083.
2. Error is defined as the maximum deviation from the ideal transfer function expressed as a percentage of the full scale output.
3. Linearity is defined as the error remaining after compensating for scale factor (gain) variation and input and output referred offset errors.
4. Bandwidth is guaranteed using the squaring mode test circuit of Figure 4.
5. Relative to full scale output with full scale sinewave on signal input and zero port input nulled. Specification represents feedthrough of the fundamental.

## EL4083 Block Diagram



FIGURE 1.

## AC Test Fixture



FIGURE 2. AC BANDWIDTH TEST FIXTURE

## Burn-In Circuit



FIGURE 3. BURN-IN CIRCUIT PDIP

## Typical Performance Curves



FIGURE 4.


FIGURE 6. ( $\mathrm{I}_{\mathrm{X}}, \mathrm{I}_{\mathrm{Y}}$ BANDWIDTH VS $\mathrm{I}_{\mathrm{Z}}$ )


FIGURE 5.


FIGURE 7. ( $\mathbf{I X}_{\mathrm{X}}, \mathrm{I}_{\mathbf{Y}} \mathbf{1 \%}$ SETTLING TIME VS $\mathrm{I}_{\mathrm{z}}$ )


FIGURE 8. OUTPUT NOISE DENSITY VS Iz BIAS

## Typical Performance Curves (Continued)

Input Offset Trim(s)


Output Offset Trim

$R_{\text {TO }}=\left(V_{S} \times 1.6 \mathrm{~mA}\right) /\left(30 \mu \mathrm{~A} \times \mathrm{I}_{\mathrm{Z}}\right)$

FIGURE 9. OPTIONAL EXTERNAL TRIM NETWORKS


FIGURE 10. $\mathrm{V}_{\mathrm{ZIN}} \mathrm{VS}_{\mathrm{Z}}$ (TYPICAL)


FIGURE 11. (IzIn BANDWIDTH VS Iz

## General Operating Information

## IZ Input (Bias, Divisor) and Power Supplies

The $I_{Z}$ pin is a low impedance ( $<20 \Omega$ ) virtual ground current input. It can accept positive current from a resistor connected to a positive voltage source or the positive supply. The instantaneous bias for the multiplier gain core is proportional to this current value. Negative applied current will put the multiplier portion of the circuit in a zero bias state and the voltage at the pin will be clamped at a diode drop below ground. The part will respond in a similar manner to currents from a current source such as the output of a transconductance amplifier or one of its own outputs. The overall transfer equation for the EL4083 is:
$K\left(I_{X} \times I_{Y}\right) / I_{Z}=\left(I_{X Y}-\overline{X Y}\right), K \sim 1$
As can be seen from the equation, the $Z$ input can serve as a divisor input. However, it is different from the other two inputs in that the value of its current determines the supply current of the part and the bandwidth and compliance range of the outputs and other two inputs. Table 1 gives the equations describing these and other important relationships. These dependencies can complicate and/or limit the usefulness of this pin as a computational input. The $I Z$ dependence of the impedance of the multiplying inputs
can be particularly troublesome. See the $I_{Z}$ divider and the RMS\#2 circuit sections of the application note for some ways of dealing with this.
The primary intended use for the $Z$ input is as a programming pin similar in function to those on programmable op amps. This enables one to trade off power consumption against bandwidth and settling time and allow the part to function within its power dissipation rating over its full operational supply range ( $\pm 4.5 \mathrm{~V}- \pm 16.5 \mathrm{~V}$ ). The E4083 has been designed to function well for $I_{Z}$ values in the range of $200 \mu \mathrm{~A}<\mathrm{I}_{\mathrm{Z}}<1.6 \mathrm{~mA}$ which corresponds to $\mathrm{I}_{\mathrm{X}}$ and $\mathrm{I}_{Y}$ signal bandwidths of about 50 MHz to over 200 MHz . Higher values of $I_{Z}$ may cause problems at temperature extremes while lower values down to zero will progressively degrade the input referred D.C. offsets and reduce speed. Below about $50 \mu \mathrm{~A}$ of bias current the internal servo amplifier loop which maintains the $I_{Z}$ pin at ground will lose regulation and the voltage at the pin will start to move negative (see Figure 10). This is accompanied by a significant increase in input impedance of the pin. Figure 11 shows the A.C. bandwidth of the $\mathrm{I}_{\mathrm{Z}}$ input as a function of the D.C. value of $\mathrm{I}_{\mathrm{Z}}$. Figures 6 and 7 show the bandwidth and $1 \%$ settling time of the multiplying inputs, $\mathrm{I}_{\mathrm{X}}$ and $\mathrm{I}_{\mathrm{Y}}$, as functions of $\mathrm{I}_{\mathrm{Z}}$.

TABLE 1. BASIC DESIGN EQUATIONS AND RELATIONSHIPS

| Positive Supply Current | $\mathrm{I}^{+}=3.4 \mathrm{~mA}+\mathrm{I}_{\mathrm{Z}} \times 26$ |
| :---: | :---: |
| Negative Supply Current | $\mathrm{I}^{-}=4.5 \mathrm{~mA}+\mathrm{I}_{\mathrm{Z}} \times 27$ |
| Power Dissipation (See Figures 4 and 5) | PWR $=\left(+\mathrm{V}_{\text {S }}-\left(-\mathrm{V}_{\mathrm{S}}\right)\right) \times\left(4 \mathrm{~mA}+\mathrm{I}_{\mathrm{Z}} \times 26.5\right)$ |
| Multiplying Input(s) Impedance | $\mathrm{R}_{\mathrm{ZX}}=\mathrm{R}_{\mathrm{ZY}}=(32 \Omega) \times 1.6 \mathrm{~mA} / \mathrm{I}_{\mathrm{Z}}$ |
| Multiplying Input(s) Clip Point | $\mathrm{I}_{\mathrm{X}}($ clip $)=I_{Y}($ clip $)=I_{Z} \times 2$ |
| Multiplying Input(s) Full Scale Value | $\mathrm{I}_{\mathrm{X}}(\mathrm{fs})=\mathrm{l}_{\mathrm{Y}}(\mathrm{fs})=\mathrm{I}_{\mathrm{Z}} \times 1.25$ (nominal) |
| Multiplying Input Resistor Values | $\mathrm{R}_{\mathrm{X}}=\mathrm{V}_{\mathrm{X}}$ (peak)/ $\mathrm{I}_{\mathrm{X}}$ (fs) |
| (In Terms of Peak Input Signal) | $\mathrm{R}_{Y}=\mathrm{V}_{Y}($ peak $) / I_{Y}(\mathrm{fs})$ |
| Full Scale Output (Single Ended) | $\mathrm{I}_{X Y}=I_{\overline{X Y}}=I_{X}(\mathrm{fs}) \times \mathrm{I}_{Y}(\mathrm{fs}) /\left(\mathrm{I}_{\mathrm{Z} \times 2}\right)$ |
| Full Scale Output (Differential) | $\left(I_{X Y}-l_{\text {IY }}\right)=I_{X}(\mathrm{fs}) \times I_{Y}(\mathrm{fs}) / I_{Z}$ |
| $\mathrm{I}_{\mathrm{Z}}$ (Bias) Input Voltage vs $\mathrm{I}_{\mathrm{Z}}$ | (See Figure 10) |
| $I_{Z}$ Signal Bandwidth vs $\mathrm{I}_{\mathrm{Z}}$ | (See Figure 11) |
| $I_{X}$, $I_{Y}$ Signal Bandwidth vs $I_{Z}$ | (See Figure 6) |
| $I_{X}, I_{Y} 1 \%$ Setting Time vs $I_{Z}$ | (See Figure 7) |

## $I_{X}$ and $I_{Y}$ (Multiplier) Inputs and Offset Trimming

The $I_{X}$ and $I_{Y}$ pins are low impedance ( $I_{Z}$ dependent) virtual ground current inputs that accept bipolar signals. The input referred clip value is equal to $I_{Z} \times 2$ while the full scale value has been chosen to be $1.25 \times \mathrm{I}_{\mathrm{Z}}$ to maintain excellent distortion and linearity performance. Operating at higher full scale values will degrade these two parameters and, to some extent, bandwidth while improving the signal to noise performance, feedthrough and control range.
The EL4083 is fundamentally different from conventional voltage mode multipliers in that the available input range can be tailored to accommodate voltage sources of almost any size by selecting appropriate input series resistor values. If desired, one can interface with voltages that are much greater than the supplies from which the part is powered. Current source signals can be connected directly to the multiplier inputs. The parts' dynamic range can also be tailored to a large extent for a current signal by the appropriate selection of $\mathrm{I}_{\mathrm{Z}}$. These inputs act in the same manner as a virtual ground input of an operational amplifier and thus can serve as a summing node for any number of voltage and/or current signals. Outputs of components such as current output DACs, transconductance amplifiers and current conveyors can be directly connected to the inputs.
Ideally, a multiplier should give zero output if either one of its multiplying inputs is zero. A nonzero output under these conditions is caused by a combination of input and output referred offsets. An output referred offset can be thought of as a fixed value added to the output and thus only affects D.C. accuracy. An input referred offset at a multiplying input allows signal to feedthrough from the other multiplying input to the output(s). The EL4083 is trimmed during testing at Elantec for $X$ and $Y$ input referred offset for $\mathrm{I}=1.6 \mathrm{~mA}$. The internal trim networks provide a current to each input which nulls the feedthrough caused by internal device mismatches. These current values are ratioed to the value of $I_{Z}$ so that the input referred nulls are largely maintained at different values of $I_{Z}$. However, there will be some mistracking in the trim networks so that the input referred null point will deviate away from zero at values of $I_{Z}$ lower than 1.6 mA . Figure 9 shows optional external input and output referred offset trim networks which can be used as needed to improve performance.

As mentioned, the output referred offset only affects D.C. accuracy which may not be an issue in A.C. applications. In
gain control applications one may only need to null feedthrough with respect to the gain control input.
In gain control (VCA) applications the $X$ input should be used as the control input and the signal applied to the $Y$ input since it has slightly higher bandwidth and better linearity and distortion performance.

## Current Outputs (IXY, $I_{X Y}$ ), Feedthrough and Distortion

Another unique feature of the EL4083 is the differential ground referenced current output structure. These outputs can drive $50 \Omega$ terminated lines and reactive loads such as transformers, baluns, and LC tank and filter circuits directly (See EL2082 Data Sheet_Receiver IF Amplifier (Figure 19). The EL2082 also has a current output.). Unlike low impedance follower buffers, these outputs do not interact with the load to produce ringing or instability. If a high level low impedance output is required, the outputs can be recovered differentially and converted to a single ended output with a fast op amp such as the EL2075 (see Figure 19). The outputs can also drive current input devices such as CMF amps, current conveyors and its own inputs directly by simple connection.
Figures 12 and 14 show the nulled gain and feedthrough characteristics of the $\mathrm{I}_{\mathrm{XY}}$ and $\mathrm{I}_{\overline{X Y}}$ outputs which are virtually identical and differ only in phase. Figure 12 is with the A.C. signal applied to the X input with Y used as the gain control and in Figure 14 these signals are reversed. Note that in both cases the signal feedthrough rolls up and peaks near the cutoff frequency. This is quite typical of the performance of all previous four quadrant multipliers. Figures 13 and 15 show the corresponding gain/feedthrough characteristics for the differentially recovered output signal $\mathrm{I}_{\mathrm{XY}}{ }^{-1} \overline{\mathrm{XY}}$. Note that in this case the peak feedthrough at high frequencies is lower by more than 40dB (See EL2082 Data Sheet - Receiver IF Amplifier [Figure 19]. The EL2082 also has a current output).

## General Operating Information

Figures 16 and 17 show the total harmonic distortion for the single-ended and differential recovered outputs for a full scale A.C. input signal on one input and a full scale D.C. control signal on the other. Note that above about one megahertz to the cutoff frequency the THD of the differentially recovered signal is as much as 10 dB lower than the single-ended signals.


FIGURE 12. NULLED IXY AND $I_{\overline{X Y}}$ FREQUENCY RESPONSE (SIGNAL ON XIN, GAIN CONTROLLED BY $\mathrm{Y}_{\mathrm{IN}}$ )

( Hz )
FIGURE 14. NULLED $I_{X Y}$ AND $I_{X Y}$ FREQUENCY RESPONSE (SIGNAL ON YIN, GAIN CONTROLLED BY XIN)


FIGURE 16. FULL LEVEL $X_{\text {IN }}$ THD VS FREQUENCY


FIGURE 13. NULLED ( $\mathrm{IX}^{-1} \overline{\mathrm{XY}}$ ) FREQUENCY RESPONSE (SIGNAL ON XIN, GAIN CONTROLLED BY YiN)


FIGURE 15. NULLED (IXY--IXY) FREQUENCY RESPONSE (SIGNAL ON YIN, GAIN CONTROLLED BY XIN)


FIGURE 17. FULL LEVEL $Y_{I N}$ THD VS FREQUENCY

## Applications

## Basic Product Functions

Figures 18 and 19 are the basic schematics for many of the applications of the EL4083. These can perform signal mixing, frequency doubling, modulation, demodulation, gain control/voltage-controlled amplification, multiplication and squaring. Figure 18 has resistively terminated differential outputs and has the widest bandwidth. The figure also shows the option of using the EL2260 dual CMF amplifier to recover the outputs differentially at very low impedance.

This has a maximum 3dB bandwidth of 130 MHz and settles to $1 \%$ in 25 ns. Figure 19 uses an EL2075 at the outputs as a differential to single ended converter with gain to take advantage of the performance enhancements of the differentially recovered output mentioned above and to provide a high level low impedance drive. The -3dB bandwidth of this circuit is over 150 MHz using good layout techniques. However, to achieve this bandwidth one must
restrict the output swing to little more than $1 \mathrm{~V}_{\mathrm{PP}}$ to avoid running into the $500 \mathrm{~V} / \mu \mathrm{s}$ minimum slew rate of the EL2075. Table 2 shows the input signal assignments for the applications listed above.

TABLE 2. INPUT SIGNAL ASSIGNMENTS
FOR FIGURES 18 AND 19 CIRCUITS

| APPLICATION | $\mathbf{v}_{\mathbf{X}}$ | $\mathbf{V}_{\mathbf{Y}}$ |
| :--- | :--- | :--- |
| Mixer | Signal 1 | Signal 2 |
| Frequency Doubler | Signal | Signal |
| Modulator | Modulating Signal | Carrier |
| Demodulator | Local Oscillator | Modulated Signal |
| Gain Control/VCA | Gain Control | Signal |
| Multiplier | Signal 1 | Signal 2 |
| Squarer | Signal | Signal |

*X means not connected if function is not used.


FIGURE 18. BASIC SCHEMATIC (DUAL DIFF OUTS)


FIGURE 19. BASIC SCHEMATIC (SINGLE ENDED CONVERTED)-(150MHZ VCA)

## Other Applications

Elantec has also published an applications note covering other applications of the EL4083. These include dividers, squaring and square rooting circuits, several RMS and power measurement circuits, and a wideband AGC circuit. Also presented are two polynomial computation examples for video and some HDTV quality fader and summing circuits. The EL4083 has been found flexible enough to easily implement all of the classic four quadrant multiplier applications and also offer interesting new applications possibilities.

## EL4083 Macromodel

This macromodel is compatible with PSPICE (copywritten by Microsim Corporation). It has been designed to work accurately for fixed values of $\mathrm{I}_{\mathrm{Z}}$ (bias) in the range of $200 \mu \mathrm{~A}$ to 1.6 mA . The additional simulation burden imposed by including provision for a time varying $I_{Z}$ was thought not worthwhile. The value of $I_{Z}$ is specified to the model by the parameter NS. The relation between $I_{Z}$ and NS is; $I_{Z}=200 \mu A \times N S$. All other inputs can accept time varying signals.

The model will provide good transient and frequency response and settling time estimates as well as time domain switching results. Input and output impedance and overload responses are correctly modeled. The D.C. current drawn from supplies for a given value of $\mathrm{I}_{\mathrm{Z}}$ is also correct.

Noise, PSRR and the temperature dependence of A.C. parameters such as frequency response and settling time
are not modeled. Linearity and distortion results from the model will be worse than the real part by about a factor of three and do not show the correct frequency dependence.

The macromodel is constructed from simple controlled sources, passive components and stripped transistor and diode models. As such it should be usable, perhaps with slight modification, on all but student or demonstration simulators where the model's size may be a problem.

## EL4083 Macromodel (Continued)

*EL4083 Macromodel
*Revision A, August 22, 1994
*
*Connection: IZ(BIAS)
*
*
*
*
*
*
*
.subckt EL4083 ZIN XIN YIN VEE VCC IXY IYX
.MODEL M1MP5DIODE D TT=60p IS=1f CJO=300f VJ=600m XTI=3 EG=1.11 RS=80m
.MODEL M2MDCAP D TT=100n IS=2e-17 CJO=1p VJ=800m RS=300
.MODEL M3MNPN1 NPN CJC=1.3p TF=120p IS=1.04f BF=120 CJS=480f
.MODEL M4MPNP1 PNP CJC=1.79p TF=50.166666666667p IS=1f BF=90 CJS=480f
C1 N9 N7 9p
C2 N7 0 350f
C3 N19 N16 9p
C4 N16 0 350f
D1 0 N15 M2MDCAP 12
D10 0 N26 M1MP5DIODE 1
D11 N26 N27 M1MP5DIODE 1
D12 N29 N30 M1MP5DIODE 1
D13 0 N31 M1MP5DIODE 1
D14 VBP N34 M1MP5DIODE 2
D15 N34 VBP M1MP5DIODE 2
D16 0 N34 M2MDCAP 12.5
D17 N35 0 M2MDCAP 12.5
D18 N35 VBN M1MP5DIODE 2
D19 VBN N35 M1MP5DIODE 2
D2 N15 0 M2MDCAP 12
D20 N42 N10 M2MDCAP 4
D21 N10 0 M2MDCAP 4
D22 0 N20 M2MDCAP 4
D23 N20 N45 M2MDCAP 4
D3 0 N12 M1MP5DIODE 8
D4 N55 N13 M1MP5DIODE 8
D5 0 N25 M2MDCAP 6
D6 N25 0 M2MDECAP 6
D7 0 N22 M1MP5DIODE 8
D8 N54 N23 M1MP5DIODE 8
D9 0 N28 M1MP5DIODE 1
EV94 0 VBN 0 N45 1
EV95 VBP 0 N42 01
EV96 N54 0 N21 0 650m
EV97 N55 0 N11 0 650m
EV98 N27 0 N28 01
EV99 N29 0 SWIN 01
Fl10 VN-VEE VFI10 1
FI11 VCC VP-VFI11 1
FI12 VCC N39 VFI12 1
Fl13 N37 VEE VFI13 1
FI14 VCC N38 VFI14 1
FI15 N36 VEE VFI15 1
FI16 N45 VEE VFI16 1
Fl17 VCC N42 VFI17 1
Fl18 N37 N36 VFI18 500m
FI19 N38 N39 VFI19 500m
FI20 VN+ VN- VFI20 500m

## EL4083 Macromodel (Continued)

FI21 VP+ VP- VFI21 500m
FI22 0 N21 VFI22 1
FI23 N21 0 VFI23 1
FI24 N24 0 VFI24 2
FI25 N14 0 VFI25 2
FI26 N11 0 VFI26 1
FI27 0 N11 VFI27 1
FI28 VCC VEE VFI28 21
FI 29 N28 ZB1 VFI29 1
FI5 N33 0 VFI5 1
FI6 0 N33 VFI6 1
FI7 N35 N34 VFI7 1
FI8 VN+ VEE VFI8 1
FI9 VCC VP+ VFI9 1
IIBGN 0 VEE 2.2m
IIBGP VCC 0 2.46m
IIISWB N32 VEE 629u
IIISWI SWIN VEE 555u
IIZSU N28 VEE 10u
L1 N7 IXA 71n
L2 XIN N7 4n
L3 N16 IYA 71n
L4 YIN N16 4n
L5 N46 IYX 4n
L6 N47 IXY 4n
Q10 N10 VP+[VEE] M4MPNP1 2
Q10 N46 VN+ N36[VEE] M3MNPN1 2
Q11 N47 VN+ N37 [VEE] M3MNPN1 2
Q12 N46 VN- N37 [VEE] M3MNPN1 2
Q13 0 N34 N56 [VEE] M4MPNP1 400m
Q14 0 N34 N57 [VEE] M4MPNP1 400m
Q15 0 N35 N58 [VEE] M3MNPN1 400m
Q16 0 N35 N59 [VEE] M3MNPN1 400m
Q2 0 N10 VP- [VEE] M4MPNP1 2
Q3 0 N20 VN+ [VEE] M3MNPN1 2
Q4 0 N20 VN- [VEE] M3MNPN1 2
Q5 N46 VP- N39 [VEE] M4MPNP1 2
Q6 N47 VP+ N39 [VEE] M4MPNP1 2
Q7 N46 VP+ N38 [VEE] M4MPNP1 2
Q8 N47 VP- N38 [VEE] M4MPNP1 2
Q9 N47 VN- N36 [VEE] M3MNPN1 2
R1 N15 N7 60 TC=824u 7.67u
R10 N16 N17 450 TC=0 0
R11 YIN N16 100 TC=0 0
R12 0 SWIN 500 TC=824u 7.67u
R13 N56 N38 35 TC=0 0
R14 N57 N39 35 TC=0 0
R15 N37 N58 35 TC=0 0
R16 N36 N59 35 TC=0 0
R17 N46 IYX 100 TC=0 0
R18 N47 IXY 100 TC=0 0
R2 N11 IXC 6.25 TC=0 0
R3 N9 IXC 4.5 TC=0 0
R4 N7 IXA 1.5K TC=0 0
R5 XIN N7 100 TC=0 0
R6 N25 N16 156 TC=824u 7.67u
R7 N21 IYC 6.25 TC=0 0
R8 ITC N19 45 TC=0 0
R9 N17 IYA 45 TC=0 0
RSU VEE 0 16K TC=0 0

## EL4083 Macromodel (Continued)

VFI10 N43 N44 0.0
VFI11 N40 N41 0.0
VFI12 ZB4 ZB5 0.0
VFI13 ZB5 ZB6 0.0
VFI14 ZB3 ZB4 0.0
VFI15 ZB6 ZB7 0.0
VFI16 N44 ZB9 0.0
VFI17 N41 ZB8 0.0
VFI18 IYB IYC 0.0
VFI19 IYA IYB 0.0
VFI20 IXB IXC 0.0
VFI21 IXA IXB 0.0
VFI22 N22 N24 0.0
VFI23 N23 N24 0.0
VFI24 ZB2 ZB3 0.0
VFI25 ZB1 ZB2 0.0
VFI26 N13 N14 0.0
VF127 N12 N14 0.0
VFI28 ZB9 VEE 0.0
VFI29 ZIN N26 0.0
VF15 N30 N32 0.0
VFI6 N31 N32 0.0
VFI7 N33 00.0
VFI8 ZB8 N43 0.0
VFI9 ZB7 N40 0.0
.ENDS

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^1]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Manufactured under U.S. Patent No. 5,389,840

[^1]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

