# Dual Bootstrapped 12 V MOSFET Driver with Output Disable The NCP3418 and NCP3418A are dual MOSFET gate drivers optimized to drive the gates of both high-side and low-side power MOSFETs in a synchronous buck converter. Each of the drivers is capable of driving a 3000 pF load with a 25 ns propagation delay and a 20 ns transition time. With a wide operating voltage range, high or low side MOSFET gate drive voltage can be optimized for the best efficiency. Internal, adaptive nonoverlap circuitry further reduces switching losses by preventing simultaneous conduction of both MOSFETs. The floating top driver design can accommodate VBST voltages as high as 30 V, with transient voltages as high as 35 V. Both gate outputs can be driven low by applying a low logic level to the Output Disable (OD) pin. An Undervoltage Lockout function ensures that both driver outputs are low when the supply voltage is low, and a Thermal Shutdown function provides the IC with overtemperature protection. The NCP3418A is identical to the NCP3418 except that there is no internal charge pump diode. The NCP3418 is pin-to-pin compatible with Analog Devices ADP3418 with the following advantages: - Faster Rise and Fall Times - Internal Charge Pump Diode Reduces Cost and Parts Count - Thermal Shutdown for System Protection - Integrated OVP - Internal Pulldown Resistor Suppresses Transient Turn On of Either MOSFET ### **Features** - Anti Cross-Conduction Protection Circuitry - Floating Top Driver Accommodates Boost Voltages of up to 30 V - One Input Signal Controls Both the Upper and Lower Gate Outputs - Output Disable Control Turns Off Both MOSFETs - Complies with VRM 10.x Specifications - Undervoltage Lockout - Thermal Shutdown - Thermally Enhanced Package Available ## ON Semiconductor® http://onsemi.com ### MARKING DIAGRAMS SO-8 D SUFFIX CASE 751 A = Assembly Location L = Wafer Lot Y = Year W = Work Week ### PIN CONNECTIONS ### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |--------------|---------|-----------------------| | NCP3418D | SO-8 | 98 Units/Rail | | NCP3418DR2 | SO-8 | 2500 Tape & Reel | | NCP3418ADR2 | SO-8 | 2500 Tape & Reel | | NCP3418ADR2G | SO-8 | 2500 Tape & Reel | | NCP3418PD | SO-8 EP | 98 Units/Rail | | NCP3418PDR2 | SO-8 EP | 2500 Tape & Reel | | NCP3418APDR2 | SO-8 EP | 2500 Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. Figure 1. NCP3418/A Block Diagram # **PIN DESCRIPTION** | Pin | Symbol | Description | | | | |-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | BST | Upper MOSFET Floating Bootstrap Supply. A capacitor connected between BST and SW pins holds this bootstrap voltage for the high–side MOSFET as it is switched. The recommended capacitor value is between 100 nF and 1.0 µF. An external diode will be needed with the NCP3418A. | | | | | 2 | IN | Logic-Level Input. This pin has primary control of the drive outputs. | | | | | 3 | ŌD | Output Disable. When low, normal operation is disabled forcing DRVH and DRVL low. | | | | | 4 | V <sub>CC</sub> | Input Supply. A 1.0 μF ceramic capacitor should be connected from this pin to PGND. | | | | | 5 | DRVL | Output drive for the lower MOSFET. | | | | | 6 | PGND | Power Ground. Should be closely connected to the source of the lower MOSFET. | | | | | 7 | SW | Switch Node. Connect to the source of the upper MOSFET. | | | | | 8 | DRVH | Output drive for the upper MOSFET. | | | | ### **MAXIMUM RATINGS\*** | Rating | Value | Unit | | |-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------|--------------| | Operating Ambient Temperature, T <sub>A</sub> | | 0 to 85 | °C | | Operating Junction Temperature, T <sub>J</sub> (Note 1) | | 0 to 150 | °C | | Package Thermal Resistance: SO–8<br>Junction–to–Case, $R_{\theta JC}$<br>Junction–to–Ambient, $R_{\theta JA}$ (2–Layer Board) | | 45<br>123 | °C/W<br>°C/W | | Package Thermal Resistance: SO–8 EP Junction–to–Ambient, $R_{\theta JA}$ (Note 2) | | 50 | °C/W | | Storage Temperature Range, T <sub>S</sub> | | -65 to 150 | °C | | Lead Temperature Soldering (10 sec): Reflow (SMD styles only) | Standard (Note 3)<br>Lead Free (Note 4) | 240 peak<br>260 peak | °C | | JEDEC Moisture Sensitivity Level | SO-8 (240 peak profile)<br>SO-8 (260 peak profile)<br>SO-8 EP (240 peak profile)<br>SO-8 EP (260 peak profile) | 1<br>1<br>1<br>3 | _ | <sup>1.</sup> Internally limited by thermal shutdown, 150°C min. NOTE: This device is ESD sensitive. Use standard ESD precautions when handling. ### **MAXIMUM RATINGS** | Pin Symbol | Pin Name | V <sub>MAX</sub> | V <sub>MIN</sub> | |-----------------|---------------------------------------------|-------------------------------------------------------|------------------------------| | V <sub>CC</sub> | Main Supply Voltage Input | 15 V | -0.3 V | | BST | Bootstrap Supply Voltage Input | 30 V wrt/PGND<br>35 V ≤ 50 ns wrt/PGND<br>15 V wrt/SW | −0.3 V wrt/SW | | sw | Switching Node<br>(Bootstrap Supply Return) | 30 V | −1.0 V DC<br>−10 V< 200 ns | | DRVH | High-Side Driver Output | BST + 0.3 V<br>35 V ≤ 50 ns wrt/PGND<br>15 V wrt/SW | −0.3 V wrt/SW | | DRVL | Low-Side Driver Output | V <sub>CC</sub> + 0.3 V | −0.3 V DC<br>−2.0 V < 200 ns | | IN | DRVH and DRVL Control Input | V <sub>CC</sub> + 0.3 V | -0.3 V | | ŌD | Output Disable | V <sub>CC</sub> + 0.3 V | -0.3 V | | PGND | Ground | 0 V | 0 V | NOTE: All voltages are with respect to PGND except where noted. <sup>2.</sup> Rating applies when soldered to an appropriate thermal area on the PCB. <sup>3. 60 – 180</sup> seconds minimum above 183°C. <sup>4. 60 - 180</sup> seconds minimum above 237°C. <sup>\*</sup>The maximum package power dissipation must be observed. $\textbf{NCP3418-SPECIFICATIONS} \text{ (Note 5) } (V_{CC} = 12 \text{ V}, T_A = 0^{\circ}\text{C to } +85^{\circ}\text{C}, T_J = 0^{\circ}\text{C to } +125^{\circ}\text{C unless otherwise noted.)}$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------|--------|----------|----------|----------| | Supply | | | • | • | • | ē | | Supply Voltage Range | V <sub>CC</sub> | V <sub>CC</sub> - | | _ | 13.2 | V | | Supply Current | I <sub>SYS</sub> | BST = 12 V, IN = 0 V | - | 2.0 | 6.0 | mA | | OD Input | | | • | | • | | | Input Voltage High | - | - | 2.0 | _ | _ | V | | Input Voltage Low | - | - | - | - | 0.8 | V | | Input Current | - | - | -1.0 | - | +1.0 | μΑ | | Propagation Delay Time (Note 6) | t <sub>pdlOD</sub><br>t <sub>pdhOD</sub> | See Figure 2 | _<br>_ | 40<br>40 | 60<br>60 | ns<br>ns | | PWM Input | | | | | | | | Input Voltage High | - | - | 2.0 | - | _ | V | | Input Voltage Low | - | - | - | - | 0.8 | V | | Input Current | _ | - | -1.0 | - | +1.0 | μΑ | | High-Side Driver | | | | | | | | Output Resistance, Sourcing Current | - | V <sub>BST</sub> – V <sub>SW</sub> = 12 V (Note 8) | - | 1.8 | 3.0 | Ω | | Output Resistance, Sinking Current | - | V <sub>BST</sub> – V <sub>SW</sub> = 12 V (Note 8) | - | 1.0 | 2.5 | Ω | | Transition Times (Note 6) | t <sub>rDRVH</sub><br>t <sub>fDRVH</sub> | V <sub>BST</sub> – V <sub>SW</sub> = 12 V, C <sub>LOAD</sub> = 3.0 nF,<br>See Figure 3 | - | 18<br>10 | 25<br>15 | ns<br>ns | | Propagation Delay (Notes 6 & 7) | t <sub>pdhDRVH</sub><br>t <sub>pdlDRVH</sub> | V <sub>BST</sub> – V <sub>SW</sub> = 12 V | _<br>_ | 30<br>25 | 60<br>45 | ns<br>ns | | Low-Side Driver | | | | | | | | Output Resistance, Sourcing Current | - | V <sub>CC</sub> = 12 V (Note 8) | - | 1.8 | 3.0 | Ω | | Output Resistance, Sinking Current | - | V <sub>CC</sub> – V <sub>SW</sub> = 12 V (Note 8) | - | 1.0 | 2.5 | Ω | | Transition Times | t <sub>rDRVL</sub><br>t <sub>fDRVL</sub> | C <sub>LOAD</sub> = 3.0 nF, See Figure 3 | -<br>- | 16<br>11 | 25<br>15 | ns<br>ns | | Propagation Delay | t <sub>pdhDRVL</sub><br>t <sub>pdlDRVL</sub> | See Figure 3 | -<br>- | 30<br>20 | 60<br>30 | ns<br>ns | | Undervoltage Lockout | | | | | | | | UVLO | - | - | 3.9 | 4.3 | 4.6 | V | | Hysteresis | - | (Note 8) | | 0.5 | | V | | Thermal Shutdown | | | | | | | | Over Temperature Protection | _ | (Note 8) | 150 | 170 | | °C | | Hysteresis | | (Note 8) | | 20 | | °C | All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC). AC specifications are guaranteed by characterization, but not production tested. For propagation delays, "t<sub>pdh</sub>" refers to the specified signal going high; "t<sub>pdl</sub>" refers to it going low. GBD: Guaranteed by design; not tested in production. Specifications subject to change without notice. **Figure 2. Output Disable Timing Diagram** Figure 3. Nonoverlap Timing Diagram (timing is referenced to the 90% and 10% points unless otherwise noted) ### **APPLICATIONS INFORMATION** 58 ms 5.0 V 8.27 V DRVH 58 ms 5.0 V 11.76 V DRVL 58 ms 1.5 V 00 A 2.2 V 00 A 2.2 V 00 A 55 Figure 4. DRVH Rise and DRVL Fall Times Figure 5. DRVH Fall and DRVL Rise Times Figure 6. Rise Time vs. Load Capacitance Figure 7. Fall Time vs. Load Capacitance Figure 8. $V_{CC}$ Supply Current vs. IN Frequency ### APPLICATIONS INFORMATION ### **Theory of Operation** The NCP3418 and NCP3418A are single phase MOSFET drivers optimized for driving two N-channel MOSFETs in a synchronous buck converter topology. The NCP3418 features an internal diode, while the NCP3418A requires an external BST diode for the floating top gate driver. A single PWM input signal is all that is required to properly drive the high-side and the low-side MOSFETs. Each driver is capable of driving a 3.3 nF load at frequencies up to 500 kHz. ### Low-Side Driver The low–side driver is designed to drive a ground–referenced low $R_{DS(on)}$ N–Channel MOSFET. The voltage rail for the low–side driver is internally connected to the $V_{CC}$ supply and PGND. When the NCP3418 is enabled, the low-side driver's output is 180° out of phase with the PWM input. When the device is disabled, the low-side gate is held low. ### **High-Side Driver** The high-side driver is designed to drive a floating low R<sub>DS(on)</sub> N-channel MOSFET. The bias voltage for the high side driver is developed by a bootstrap circuit referenced to SW. The bootstrap capacitor should be connected between the BST and SW pins. The bootstrap circuit comprises an internal or external diode, D1 (in which the anode is connected to $V_{CC}$ ), and an external bootstrap capacitor, $C_{BST}$ . When the NCP3418 is starting up, the SW pin is at ground, so the bootstrap capacitor will charge up to $V_{CC}$ through D1. When the PWM input goes high, the high–side driver will begin to turn on the high–side MOSFET by pulling charge out of $C_{BST}$ . As the high–side MOSFET turns on, the SW pin will rise to $V_{IN}$ , forcing the BST pin to $V_{IN} + V_{CC}$ , which is enough gate–to–source voltage to hold the MOSFET on. To complete the cycle, the high–side MOSFET is switched off by pulling the gate down to the voltage at the SW pin. When low–side MOSFET turns on, the SW pin is held at ground. This allows the bootstrap capacitor to charge up to $V_{CC}$ again. The high-side driver's output is in phase with the PWM input. When the device is disabled, the high side gate is held low. ### **Safety Timer and Overlap Protection Circuit** The overlap protection circuit prevents both the high–side MOSFET and the low–side MOSFET from being on at the same time, and minimizes the associated off times. This will reduce power losses in the switching elements. The overlap protection circuit accomplishes this by controlling the delay from turning off the high–side MOSFET to turning on the low–side MOSFET. To prevent cross conduction during the high–side MOSFET's turn–off and the low–side MOSFET's turn–on, the overlap circuit monitors the voltage at the SW pin. When the PWM input signal goes low, DRVH will go low after a propagation delay (t<sub>pdlDRVH</sub>), turning the high–side MOSFET off. However, before the low–side MOSFET can turn on, the overlap protection circuit waits for the voltage at the SW pin to fall below 4.0 V. Once SW falls below the 4.0 V threshold, DRVL will go high after a propagation delay ( $t_{pdhDRVL}$ ), turning the low–side MOSFET on. However, if SW does not fall below 4.0 V in 300 ns, the safety timer circuit will override the normal control scheme and drive DRVL high. This will help insure that if the high–side MOSFET fails to turn off it will not produce an over–voltage at the output. Similarly, to prevent cross conduction during the low-side MOSFET's turn-off and the high-side MOSFET's turn-on, the overlap circuit monitors the voltage at the gate of the low-side MOSFET through the DRVL pin. When the PWM signal goes high, DRVL will go low after a propagation delay (t<sub>pdlDRVL</sub>), turning the low-side MOSFET off. However, before the high-side MOSFET can turn on, the overlap protection circuit waits for the voltage at DRVL to drop below 1.5 V. Once this has occurred, DRVH will go high after a propagation delay (t<sub>pdhDRVH</sub>), turning the high-side MOSFET on. ### **Application Information** ### **Supply Capacitor Selection** For the supply input ( $V_{CC}$ ) of the NCP3418, a local bypass capacitor is recommended to reduce noise and supply peak currents during operation. Use a 1.0 to 4.7 $\mu$ F, low ESR capacitor. Multilayer ceramic chip (MLCC) capacitors provide the best combination of low ESR and small size. Keep the ceramic capacitor as close as possible to the $V_{CC}$ and PGND pins. ### **Bootstrap Circuit** The bootstrap circuit uses a charge storage capacitor (C<sub>BST</sub>) and the internal (or an external) diode. Selection of these components can be done after the high–side MOSFET has been chosen. The bootstrap capacitor must have a voltage rating that is able to withstand twice the maximum supply voltage. A minimum 50 V rating is recommended. The capacitance is determined using the following equation: $$C_{BST} = \frac{Q_{GATE}}{\Delta V_{BST}}$$ (eq. 1) where $Q_{GATE}$ is the total gate charge of the high–side MOSFET, and $\Delta V_{BST}$ is the voltage droop allowed on the high–side MOSFET drive. For example, a NTD60N03 has a total gate charge of about 30 nC. For an allowed droop of 300 mV, the required bootstrap capacitance is 100 nF. A good quality ceramic capacitor should be used. If an external Schottky diode will be used for bootstrap, it must be rated to withstand the maximum supply voltage plus any peak ringing voltages that may be present on SW. The average forward current can be estimated by: $$I_F(AVG) = Q_{GATE} \times f_{MAX}$$ (eq. 2) where $f_{MAX}$ is the maximum switching frequency of the controller. The peak surge current rating should be checked in–circuit, since this is dependent on the source impedance of the 12 V supply and the ESR of $C_{BST}$ ### **PACKAGE DIMENSIONS** ### SOIC-8 **D SUFFIX** CASE 751-07 **ISSUE AB** ### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 751–07. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 BSC | | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | М | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | ### **SOLDERING FOOTPRINT** # PACKAGE DIMENSIONS SOIC-8 EP **PD SUFFIX** CASE 751AC-01 ISSUE O GAUGE PLANE - NOTES: 1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994. 2. DIMENSIONS IN MILLIMETERS (ANGLES - 2. DIMENSIONS IN MILLIMETERS (ANGLE IN DEGREES). 3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 MM TOTAL IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL ON DITION. - CONDITION. 4. DATUMS A AND B TO BE DETERMINED AT DATUM PLANE H. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | 1.35 | 1.75 | | | | A1 | 0.00 | 0.10 | | | | A2 | 1.35 | 1.65 | | | | b | 0.31 | 0.51 | | | | b1 | 0.28 | 0.48 | | | | С | 0.17 | 0.25 | | | | с1 | 0.17 | 0.23 | | | | D | 4.90 | BSC | | | | Е | 6.00 BSC | | | | | E1 | 3.90 BSC | | | | | е | 1.27 BSC | | | | | L | 0.40 | 1.27 | | | | L1 | 1.04 REF | | | | | F | 2.24 | 3.20 | | | | G | 1.55 | 2.51 | | | | h | 0.25 | 0.50 | | | | θ | 0 ° | 8° | | | | | | | | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free IJSA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.