# **TOSHIBA** TOSHIBA Original CMOS 16-Bit Microcontroller TLCS-900 Series TMP96C141B # **Preface** Thank you very much for making use of Toshiba microcomputer LSIs. Before use this LSI, refer the section, "Points of Note and Restrictions". Especially, take care below cautions. #### \*\*CAUTION\*\* How to release the HALT mode Usually, interrupts can release all halts status. However, the interrupts = (NMI, INTO), which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of X1) with IDLE or STOP mode. (In this case, an interrupt request is kept on hold internally.) If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt. ### **CMOS 16-bit Microcontrollers** #### TMP96C141BF ### 1. Outline and Device Characteristics TMP96C141BF is high-speed advanced 16-bit microcontrollers developed for controlling medium to large-scale equipment. TMP96C141BF is housed in an 80-pin flat package. Device characteristics are as follows: - (1) Original 16-bit CPU - TLCS-90 instruction mnemonic upward compatible. - 16M-byte linear address space - General-purpose registers and register bank system - 16-bit multiplication / division and bit transfer/arithmetic instructions - High-speed micro DMA: 4 channels (1.6 $\mu$ s / 2 bytes @ 20 MHz) - (2) Minimum instruction execution time: 200 ns @ 20 MHz - (3) Internal RAM : 1 Kbyte Internal ROM : None - (4) External memory expansion - Can be expanded up to 16M bytes (for both programs and data). - Can mix 8- and 16-bit external data buses. - (5) 8-bit timers : 2 channels (6) 8-bit PWM timers : 2 channels (7) 16-bit timers : 2 channels - (8) Pattern generators : 4 bits, 2 channels - (9) Serial interface : 2 channels(10) 10-bit A/D converter : 4 channels - (11) Watchdog timer - (12) Chip select/wait controller :3 blocks - (13) Interrupt functions - 3 CPU interrupts... SWI instruction, priviledged violation, and Illegal instruction - 14 internal interrupts 6 external interrupts 7-level priority can be set. - (14) I/O ports - (15) Standby function : 3 halt modes (RUN, IDLE, STOP) 000707EBP1 - For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions. - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. - In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - The products described in this document are subject to the foreign exchange and foreign trade laws. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. ● The information contained herein is subject to change without notice 96C141B-1 2003-03-31 Figure 1 TMP96C141BF Block Diagram # 2. Pin Assignment and Functions The assignment of input / output pins for TMP96C141BF, their name and outline functions are described below. #### 2.1 Pin Assignment Figure 2.1 shows pin assignment of TMP96C141BF. Figure 2.1 Pin Assignment (80-pin QFP) #### 2.2 Pin Names and Functions The names of input/output pins and their functions are described below. Table 2.2 Pin Names and Functions. | Pin name | Number<br>of pins | I/O | Functions | |------------------------|-------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD0 to AD7 | 8 | Tri-state | Address/data (lower): 0 to 7 for address/data bus | | AD8 to AD15 | 8 | Tri-state | Address data (upper): 8 to 15 for address/data bus | | P20 to P27 | 8 | I/O | Port 2: I/O port that allows selection of I/O on a bit basis (with pull-down resistor) | | A0 to A7<br>A16 to A23 | | Output<br>Output | Address: 0 to 7 for address bus<br>Address: 16 to 23 for address bus | | RD | 1 | Output | Read: Strobe signal for reading external memory | | WR | 1 | Output | Write: Strobe signal for writing data on pins AD0 to 7 | | P32<br>HWR | 1 | I/O<br>Output | Port 32: I/O port (with pull-up resistor) High write: Strobe signal for writing data on pins AD8 to 15 | | P33<br>WAIT | 1 | I/O<br>Input | Port 33: I/O port (with pull-up resistor) Wait: Pin used to request CPU bus wait | | P34<br>BUSRQ | 1 | I/O<br>Input | Port34: I/O port (with pull-up resistor) Bus request: Signal used to request high impedance for AD0 to 15, A0 to 23, RD, WR, HWR, R/W, RAS, CSO, CS1, and CS2 pins. (For external DMAC) | | P35<br>BUSAK | 1 | I/O<br>Output | Port 35: I/O port (with pull-up resistor) Bus acknowledge: Signal indicating that AD0 to 15, A0 to 23, RD, WR, HWR, R/W, RAS, CSO, CS1, and CS2 pins are at high impedance after receiving BUSRQ. (For external DMAC) | | P36<br>R/W | 1 | I/O<br>Output | Port 36: I/O port (with pull-up resistor) Read/write: 1 represents read or dummy cycle; 0, write cycle. | | P37<br>RAS | 1 | I/O<br>Output | Port 37: I/O port (with pull-up resistor) Row address strobe: Outputs RAS strobe for DRAM. | | P40<br>CS0 | 1 | I/O<br>Output | Port 40: I/O port (with pull-up resistor) Chip select 0: Outputs 0 when address is within specified address area. | | CAS0 | | Output | Column address strobe 0: Outputs CAS strobe for DRAM when address is within specified address area. | Note: With the external DMA controller, this device's built-in memory or built-in I/O cannot be accessed using the $\overline{BUSRQ}$ and $\overline{BUSAK}$ pins. | Pin name | Number<br>of pins | I/O | Functions | |----------------------------|-------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P41<br>CS1<br>CAS1 | 1 | I/O<br>Output<br>Output | Port 41: I/O port (with pull-up resistor) Chip select 1: Outputs 0 if address is within specified address area. Column address strobe 1: Outputs CAS strobe for DRAM if address is within specified address area. | | P42<br>CS2<br>CAS2 | 1 | I/O<br>Output<br>Output | Port 42: I/O port (with pull-down resistor) (Note) Chip select 2: Outputs 0 if address is within specified address area. Column address strobe 2: Outputs CAS strobe for DRAM if address is within specified address area. | | P50 to P53<br>AN0 to AN3 | 4 | Input<br>Input | Port 5: Input port<br>Analog input: Input to A/D converter | | VREF | 1 | Input | Pin for reference voltage input to A/D converter | | AGND | 1 | Input | Ground pin for A/D converter | | P60 to P63<br>PG00 to PG03 | 4 | I/O<br>Output | Ports 60 to 63: I/O ports that allow selection of I/O on a bit basis (with pull-up resistor) Pattern generator ports: 00 to 03 | | P64 to P67 | 4 | I/O<br>Output | Ports 64 to 67: I/O ports that allow selection of I/O on a bit basis (with pull-up resistor) Pattern generator ports: 10 to 13 | | P70<br>TI0 | 1 | I/O<br>Input | Port 70: I/O port (with pull-up resistor) Timer input 0: Timer 0 input | | P71<br>TO1 | 1 | I/O<br>Output | Port 71: I/O port (with pull-up resistor) Timer output 1: Timer 0 or 1 output | | P72<br>TO2 | 1 | I/O<br>Output | Port 72: I/O port (with pull-up resistor) PWM output 2: 8-bit PWM timer 2 output | | P73<br>TO3 | 1 | I/O<br>Output | Port 73: I/O port (with pull-up resistor) PWM output 3: 8-bit PWM timer 3 output | | P80<br>TI4<br>INT4 | 1 | I/O<br>Input<br>Input | Port 80: I/O port (with pull-up resistor) Timer input 4: Timer 4 count/capture trigger signal input Interrupt request pin 4: Interrupt request pin with programmable rising/falling edge | | P81<br>TI5<br>INT5 | 1 | I/O<br>Input<br>Input | Port 81: I/O port (with pull-up resistor) Timer input 5: Timer 4 count/capture trigger signal input Interrupt request pin 5: Interrupt request pin with rising edge | | P82<br>TO4 | 1 | I/O<br>Output | Port 82: I/O port (with pull-up resistor) Timer output 4: Timer 4 output pin | | P83<br>TO5 | 1 | I/O<br>Output | Port 83: I/O port (with pull-up resistor) Timer output 5: Timer 4 output pin | Note: Case of the settable $\overline{CS2}$ or $\overline{CAS2}$ ; when TMP96C141BF is bus release, this pin is not added the internal pull-down resistor but is added the internal pull-up resistor. | Pin name | Number<br>of pins | I/O | Functions | |--------------------|-------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P84<br>TI6<br>INT6 | 1 | I/O<br>Input<br>Input | Port 84: I/O port (with pull-up resistor) Timer input 6: Timer 5 count/capture trigger signal input Interrupt request pin 6: Interrupt request pin with programmable rising/falling edge | | P85<br>TI7<br>INT7 | 1 | I/O<br>Input<br>Input | Port 85: I/O port (with pull-up resistor) Timer input 7: Timer 5 count/capture trigger signal input Interrupt request pin 7: Interrupt request pin with rising edge | | P86<br>TO6 | 1 | I/O<br>Output | Port 86: I/O port (with pull-up resistor) Timer output 6: Timer 5 output pin | | P87<br>INT0 | 1 | I/O<br>Input | Port 87: I/O port (with pull-up resistor) Interrupt request pin 0: Interrupt request pin with programmable level/rising edge | | P90<br>TXD0 | 1 | I/O<br>Output | Port 90: I/O port (with pull-up resistor) Serial send data 0 | | P91<br>RXD0 | 1 | I/O<br>Input | Port 91: I/O port (with pull-up resistor) Serial receive data 0 | | P92<br>CTS0 | 1 | I/O<br>Input | Port 92: I/O port (with pull-up resistor) Serial data send enable 0 (Clear to Send) | | P93<br>TXD1 | 1 | I/O<br>Output | Port 93: I/O port (with pull-up resistor) Serial send data 1 | | P94<br>RXD1 | 1 | I/O<br>Input | Port 94: I/O port (with pull-up resistor) Serial receive data 1 | | P95<br>SCLK1 | 1 | I/O<br>I/O | Port 95: I/O port (with pull-up resistor) Serial clock I/O 1 | | WDTOUT | 1 | Output | Watchdog timer output pin | | NMI | 1 | Input | Non-maskable interrupt request pin: Interrupt request pin with falling edge. Can also be operated at rising edge by program. | | CLK | 1 | Output | Clock output: Outputs [X1 ÷ 4] clock. Pulled-up during reset. | | ĒΑ | 1 | Input | External access: 0 should be inputted with TMP96C141B | | ALE | 1 | Output | Address latch enable | | RESET | 1 | Input | Reset: Initializes LSI. (With pull-up resistor) | | X1/X2 | 2 | I/O | Oscillator connecting pin | | VCC | 2 | | Power supply pin ( + 5V) (All Vcc pins should be connected with the power supply pin.) | | VSS | 3 | | GND pin (0V) (All Vss pins should be connected with GND (0 V).) | Note: Pull-up/pull-down resistor can be released from the pin by software (except the RESET pin). ### 3. Operation This section describes in blocks the functions and basic operations of TMP96C141BF device. Check the \[ \begin{aligned} 7. Care Points and Restriction \] because of the Care Points etc are described. #### 3.1 CPU TMP96C141BF device has a built-in high-performance 16-bit CPU (900-CPU). (For CPU operation, see TLCS-900 CPU in the previous section.) This section describes CPU functions unique to TMP96C141BF that are not described in the previous section. #### 3.1.1 Reset To reset the TMP96C141BF, the $\overline{RESET}$ input must be kept at 0 for at least 10 system clocks (10 states: $1\mu$ s with a 20 MHz system clock) within an operating voltage range and with a stable oscillation. When reset is accepted, the CPU sets as follows: - Program counter (PC) to 8000H. - Stack pointer (XSP) for system mode to 100H. - SYSM bit of status register (SR) to 1. (Sets to system mode.) - IFF2 to 0 bits of status register to 111. (Sets mask register to interrupt level 7.) - MAX bit of status register to 0. (Sets to minimum mode) - Bits RFP2 to 0 of status register to 000. (Sets register banks to 0.) When reset is released, instruction execution starts from address 8000H. CPU internal registers other than the above are not changed. When reset is accepted, processing for built-in I/Os, ports, and other pins is as follows - Initializes built-in I/O registers as per specifications. - Sets port pins (including pins also used as built-in I/Os) to general-purpose input/output port mode (sets I/O ports to input ports). - Sets the WDTOUT pin to 0. (Watchdog timer is set to enable after reset.) - Pulls up the CLK pin to 1. - Sets the ALE pin to 0. 96C141B-7 2003-03-31 ### 3.2 Memory Map Figure 3.2 is a memory map of the TMP96C141B. Note: The start address after reset is 8000H. Resetting sets the stack pointer (XSP) on the system mode side to 100H. Figure 3.2 Memory map # 4. Electrical Characteristics # 4.1 Absolute Maximum Ratings (TMP96C141BF) | Parameter | Symbol Rating | | Unit | |-------------------------------|---------------|--------------------|------| | Power Supply voltage | V cc | – 0.5 to 6.5 | V | | Input voltage | VIN | - 0.5 to Vcc + 0.5 | V | | Output Current (total) | ΣIOL | 100 | mA | | Output Current (total) | ΣΙΟΗ | - 100 | mA | | Power Dissipation (Ta = 70°C) | PD | 500 | mW | | Soldering Temperature (10 s) | T SOLDER | 260 | C | | Storage temperature | T STG | – 65 to 150 | °C | | Operating temperature | T OPR | – 40 to 85 | °C | Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. # 4.2 DC Characteristics (TMP96C141BF) Vcc = $5 \text{ V} \pm 10\%$ , TA = $-40 \text{ to } 85 ^{\circ}\text{C}$ (4 to 16 MHz) TA = $-20 \text{ to } 70 ^{\circ}\text{C}$ (4 to 20 MHz) (Typical values are for Ta = $25 ^{\circ}\text{C}$ and Vcc = 5 V) | Parameter | Symbol | Test Condition | Min | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------|--------------------------| | Input Low Voltage (AD0 – 15)<br>P2, P3, P4, P5, P6, P7, P8, P9<br>RESET,NMI,INTO(P87)<br>EA<br>X1 | V IL<br>V IL1<br>V IL2<br>V IL3<br>V IL4 | | -0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3 | 0.8<br>0.3 Vcc<br>0.25 Vcc<br>0.3<br>0.2 Vcc | >>>> | | Input High Voltage (AD0 – 15)<br><u>P2, P3, P4, P</u> 5, P6, P7, P8, P9<br><u>RE</u> SET, NMI, INTO (P87)<br><u>EA</u><br>X1 | VIH<br>VIH1<br>VIH2<br>VIH3<br>VIH4 | | 2.2<br>0.7 Vcc<br>0.75 Vcc<br>Vcc – 0.3<br>0.8 Vcc | Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3 | >>>> | | Output Low Voltage | V OL | I OL = 1.6 mA | | 0.45 | V | | Output High Voltage | V OH<br>V OH1<br>V OH2 | I OH = - 400 μA<br>I OH = - 100 μA<br>I OH = - 20 μA | 2.4<br>0.75 Vcc<br>0.9 Vcc | | ><br>><br>> | | Darlington Drive Current<br>(8 Output Pins max.) | IDAR | V EXT = 1.5 V<br>R EXT = 1.1 kΩ | _1.0 | - 3.5 | mA | | Input Leakage Current<br>Output Leakage Current | I LI<br>I LO | 0.0≦ Vin≦ Vcc<br>0.2≦ Vin≦ Vcc – 0.2 | 0.02 (Typ)<br>0.05 (Typ) | ±5<br>±10 | μ <b>Α</b><br>μ <b>Α</b> | | Operating Current (RUN) IDLE STOP (Ta = $-40 \text{ to } 85^{\circ}\text{C}$ ) STOP (Ta = 0 to $50^{\circ}\text{C}$ ) | l cc | f osc = 20MHz<br>0.2≦ Vin≦ Vcc - 0.2<br>0.2≦ Vin≦ Vcc - 0.2 | 21 (Typ)<br>1.7 (Typ)<br>0.2 (Typ) | 50<br>10<br>50<br>10 | mA<br>mA<br>μA<br>μA | | Power Down Voltage<br>(@ STOP, RAM Back up) | V STOP | V IL2 = 0.2Vcc,<br>V IH2 = 0.8Vcc | 2.0 | 6.0 | T V | | RESET Pull Up Resistor | R RST | | 50 | 150 | kΩ | | Pin Capacitance | CIO | tosc = 1 MHz | | 10 | pF | | Schmitt Width<br>RESET, NMI, INTO (P87) | VTH | | 0.4 | 1.0 (Typ) | T V | | Programmable Pull Down<br>Resistor | RKL | | 10 | 80 | kΩ | | Programmable Pull Up Resistor | RKH | | 50 | 150 | kΩ | Note: I-DAR is guaranteed for a total of up to 8 ports. ### 4.3 AC Electrical Characteristics (TMP96C141BF) $Vcc = 5 V \pm 10\%$ , TA = -40 to 85% (4 to 16 MHz) TA = -20 to 70% (4 to 20 MHz) | Na | Daramarar | Symbol | Vori | able | 16 N | ЛHz | 20 N | ИHz | Unit | |-----|---------------------------------------------------------------------------------------------------|-------------------|-----------|------------|------|-----|------|-----|------| | No. | Paramerer | Symbol | Min | Max | Min | Max | Min | Max | Unit | | 1 | Osc. Period (=x) | tosc | 50 | 250 | 62.5 | | 50 | | ns | | 2 | CLK width | t <sub>CLK</sub> | 2x – 40 | | 85 | | 60 | | ns | | 3 | A0 to 23 Valid → CLK Hold | t <sub>AK</sub> | 0.5x - 20 | | 11 | | 5 | | ns | | 4 | CLK Valid → A0 to 23 Hold | t <sub>KA</sub> | 1.5x – 70 | | 24 | | 5 | | ns | | 5 | A0 to 15 Valid → ALE fall | t <sub>AL</sub> | 0.5x - 15 | | 16 | | 10 | | ns | | 6 | ALE fall → A0 to 15 Hold | t <sub>LA</sub> | 0.5x - 15 | | 16 | | 10 | | ns | | 7 | ALE High width | t <sub>LL</sub> | x – 40 | | 23 | | 10 | | ns | | 8 | ALE fall → RD/WR fall | t <sub>LC</sub> | 0.5x - 30 | | 1 | | - 5 | | ns | | 9 | RD/WR rise→ ALE rise | t <sub>CL</sub> | 0.5x - 20 | | 11 | | 5 | | ns | | 10 | A0 to 15 Valid $\rightarrow \overline{RD}/\overline{WR}$ fall | t <sub>ACL</sub> | x – 25 | | 38 | | 25 | | ns | | 11 | A0 to 23 Valid → RD/WR fall | t <sub>ACH</sub> | 1.5x - 50 | | 44 | | 25 | | ns | | 12 | RD/WR rise→ A0 to 23 Hold | tcA | 0.5x - 20 | | 11 | | 5 | | ns | | 13 | A0 to 15 Valid $\rightarrow$ D0 to 15 input | t <sub>ADL</sub> | | 3.0x – 45 | | 143 | | 105 | ns | | 14 | A0 to 23 Valid $\rightarrow$ D0 to 15 input | t <sub>ADH</sub> | | 3.5x – 65 | | 154 | | 110 | ns | | 15 | RDfall → D0 to 15 input | t <sub>RD</sub> | | 2.0x – 50 | | 75 | | 50 | ns | | 16 | RD Low width | t <sub>RR</sub> | 2.0x - 40 | | 85 | | 60 | | ns | | 17 | RDrise → D0 to 15 Hold | $t_{HR}$ | 0 | | 0 | | 0 | | ns | | 18 | RDrise → A0 to 15output | t <sub>RAE</sub> | x – 15 | | 48 | | 35 | | ns | | | WR Low width | tww | 2.0x - 40 | | 85 | | 60 | | ns | | 20 | D0 to 15 Valid $\rightarrow \overline{WR}$ rise | $t_{DW}$ | 2.0x - 50 | | 75 | | 50 | | ns | | | WR rise →D0 to 15 Hold | $t_{WD}$ | 0.5x - 10 | | 21 | | 15 | | ns | | 22 | A0 to 23 Valid $\rightarrow \overline{\text{WAIT}}$ input $\binom{1\text{WAIT}}{+ \text{n mode}}$ | t <sub>AEH</sub> | | 3.5x – 90 | | 129 | | 85 | ns | | | A0 to 15 Valid $\rightarrow \overline{\text{WAIT}}$ input $\binom{1\text{WAIT}}{+ \text{n mode}}$ | t <sub>AWL</sub> | | 3.0x – 80 | | 108 | | 70 | ns | | 24 | $\overline{RD/WR}$ fall $\rightarrow \overline{WAIT}$ Hold $\binom{1WAIT}{+ \text{n mode}}$ | tcw | 2.0x + 0 | | 125 | | 100 | | ns | | 25 | A0 to 23 Valid→PORT input | t <sub>APH</sub> | | 2.5x – 120 | | 36 | | 5 | ns | | 26 | A0 to 23 Valid→PORT Hold | t <sub>APH2</sub> | 2.5x + 50 | | 206 | | 175 | | ns | | | WR rise → PORT Valid | t <sub>CP</sub> | | 200 | | 200 | | 200 | ns | | 28 | A0 to 23 Valid $\rightarrow \overline{RAS}$ fall | tasrh | 1.0x - 40 | | 23 | | 10 | | ns | | 29 | A0 to 15 Valid $\rightarrow \overline{RAS}$ fall | t <sub>ASRL</sub> | 0.5x - 15 | | 16 | | 10 | | ns | | 30 | $\overline{RAS}$ fall $\rightarrow$ D0 to 15 input | t <sub>RAC</sub> | | 2.5x - 70 | | 86 | | 55 | ns | | | $\overline{RAS}$ fall $\rightarrow$ A0 to 15 Hold | $t_{RAH}$ | 0.5x - 15 | | 16 | | 10 | | ns | | 32 | RAS Low width | t <sub>RAS</sub> | 2.0x - 40 | | 85 | | 60 | | ns | | | RAS High width | t <sub>RP</sub> | 2.0x - 40 | | 85 | | 60 | | ns | | | | t <sub>RSH</sub> | 1.0x – 35 | | 28 | | 15 | | ns | | | RAS rise → CAS rise | t <sub>RSC</sub> | 0.5x - 25 | | 6 | | 0 | | ns | | | $\overline{RAS}$ fall $\rightarrow \overline{CAS}$ fall | t <sub>RCD</sub> | 1.0x - 40 | | 23 | | 10 | | ns | | | $\overline{CAS}$ fall $\rightarrow$ D0 to 15 input | t <sub>CAC</sub> | | 1.5x – 65 | | 29 | | 10 | ns | | 38 | CAS Low width | tcas | 1.5x – 30 | | 64 | | 40 | | ns | | 39 | D0 to 15 Valid $\rightarrow \overline{CAS}$ fall | t <sub>DS</sub> | 0.5x – 15 | | 16 | | 10 | | ns | | | | | | | | | | | | | | | | | | | | | | | ### **AC Measuring Conditions** • Output Level: High 2.2 V /Low 0.8 V , CL = 50 pF (However CL = 100pF for AD0 to AD15, A0 to A23, ALE, RD, WR, HWR, R/W, CLK, RAS, CAS0 to CAS2) • Input Level : High 2.4 V /Low 0.45 V (AD0 to AD15) High 0.8 Vcc /Low 0.2 Vcc (Except for AD0 to AD15) # (1) Read Cycle TOSHIBA # (2) Write Cycle # 4.4 A/D Conversion Characteristics (TMP96C141BF) | $Vcc = 5 V \pm 10\%$ , TA = $-40 \text{ to } 85^{\circ}\text{ (4 to } 16 \text{ MHz)}$ TA = $-20 \text{ to } 70^{\circ}\text{ (4 to } 20 \text{ MHz)}$ | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|-----------|-------|-------|------|--|--|--|--| | Parameter | | Symbol | Min | Тур. | Max | Unit | | | | | | Analog reference voltage | | V <sub>REF</sub> | Vcc – 1.5 | | Vcc | | | | | | | Analog reference voltage | | A <sub>GND</sub> | Vss | | Vss | V | | | | | | Analog input voltage range | | V <sub>AIN</sub> | Vss | | Vcc | | | | | | | Anlog current for analog reference voltage | | I <sub>REF</sub> | | 0.5 | 1.5 | mA | | | | | | 4≦ fc | Low speed conversion mode | Error(Quantize | | ± 1.5 | ± 4.0 | | | | | | | ≦ 16 MHz | High speed conversion mode | error of ± 0.5 | | ± 3.0 | ± 6.0 | LCD | | | | | | 16≦ fc | Low speed conversion mode | LSB not | | ± 1.5 | ± 4.0 | LSB | | | | | | ≦ 20 MHz | High speed conversion mode | included) | | ± 4.0 | ± 8.0 | | | | | | ### 4.5 Serial Channel Timing – I/O Interface Mode ### (1) SCLK Input Mode $Vcc = 5 V \pm 10\%$ , $TA = -40 \text{ to } 85 ^{\circ}\text{C}$ (4 to 16 MHz) $TA = -20 \text{ to } 70 ^{\circ}\text{C}$ (4 to 20 MHz) | Parameter | Symbol | Varia | ble | 16 MHz | | 20 MHz | | Unit | |-----------------------------------------------|------------------|-------------------------------|-----------------------------|--------|-----|--------|-----|------| | Parameter | | Min | Max | Min | Max | Min | Max | Unit | | SCLK cycle | t <sub>SCY</sub> | 16X | | 1 | | 0.8 | | μS | | Output Data $\rightarrow$ Rising edge of SCLK | toss | t <sub>SCY</sub> /2 – 5X – 50 | | 137 | | 100 | | ns | | SCLK rising edge→ Output Data hold | t <sub>OHS</sub> | 5X – 100 | | 212 | | 150 | | ns | | SCLK rising edge→ Input Data hold | t <sub>HSR</sub> | 0 | | 0 | | 0 | | ns | | SCLK rising edge→ effective data input | t <sub>SRD</sub> | | t <sub>SCY</sub> – 5X – 100 | | 587 | · | 450 | ns | #### (2) SCLK Output Mode $Vcc = 5 V \pm 10\%$ , $TA = -40 \text{ to } 85 ^{\circ} \text{ (4 to } 16 \text{ MHz)}$ $TA = -20 \text{ to } 70 ^{\circ} \text{ (4 to } 20 \text{ MHz)}$ | Parameter | Sumbol | Varia | Variable | | | 20 MHz | | Unit | |----------------------------------------|------------------|-----------------------------|-----------------------------|-----|-----|--------|-------|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | SCLK cycle (programmable) | t <sub>SCY</sub> | 16X | 8192X | 1 | 512 | 0.8 | 409.6 | μS | | Output Data → SCLK rising edge | toss | t <sub>SCY</sub> – 2X – 150 | | 725 | | 550 | | ns | | SCLK rising edge→ Output Data hold | t <sub>OHS</sub> | 2X – 80 | | 45 | | 20 | | ns | | SCLK rising edge→Input Data hold | t <sub>HSR</sub> | 0 | | 0 | | 0 | | ns | | SCLK rising edge→ effective data input | t <sub>SRD</sub> | | t <sub>SCY</sub> – 2X – 150 | | 725 | | 550 | ns | # 4.6 Timer/Counter Input Clock (TI0, TI4, TI5, TI6, TI7) $Vcc = 5 V \pm 10\%$ , $TA = -40 \text{ to } 85 ^{\circ}\text{C}$ (4 to 16 MHz) $TA = -20 \text{ to } 70 ^{\circ}\text{C}$ (4 to 20 MHz) | 700 0 1 2 1070) 10 00 00 1 (1 00 10 11112) 20 00 7 0 1 (1 00 20 1111 | | | | | | | | | | |----------------------------------------------------------------------|-------------------|----------|-----|--------|-----|--------|-----|------|--| | Parameter | Symbol | Variable | | 16 MHz | | 20 MHz | | Unit | | | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | | Clock Cycle | t <sub>VCK</sub> | 8X + 100 | | 600 | | 500 | | ns | | | Low level clock Pulse width | t <sub>VCKL</sub> | 4X + 40 | | 290 | | 240 | | ns | | | High level clock Pulse width | t <sub>VCKH</sub> | 4X + 40 | | 290 | | 240 | | ns | | #### 4.7 Interrupt Operation $Vcc = 5 V \pm 10\%$ , $TA = -40 \text{ to } 85 ^{\circ}\text{C}$ (4 to 16 MHz) $TA = -20 \text{ to } 70 ^{\circ}\text{C}$ (4 to 20 MHz) | Double of the control | Cumbal | Vari | Variable | | 16 MHz | | 20 MHz | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|----------|-----|--------|-----|--------|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | NMI, INTO Low level Pulse width | t <sub>INTAL</sub> | 4X | | 250 | | 200 | | ns | | NMI, INTO High level Pulse width | t <sub>INTAH</sub> | 4X | | 250 | | 200 | | ns | | INT4 to INT7 Low level Pulse width | t <sub>INTBL</sub> | 8X + 100 | | 600 | | 500 | | ns | | INT4 to INT7 High level Pulse width | t <sub>INTBH</sub> | 8X + 100 | | 600 | | 500 | | ns | # 4.8 Timing Chart for I/O Interface Mode # 4.9 Timing Chart for Bus Request (BUSRQ) / BUS Acknowledge (BUSAK) | Symbol | Parameter | | /ariable | 16 MHz | | 20 MHz | | Unit | |-------------------|-------------------------------|-----|------------|--------|-----|--------|-----|------| | | | | Max | Min | Max | Min | Max | Unit | | t <sub>BRC</sub> | BUSRQ set-up time for CLK | 120 | | 120 | | 120 | | ns | | t <sub>CBAL</sub> | CLK→BUSAK falling edge | | 2.0x + 120 | | 245 | | 220 | ns | | t <sub>CBAH</sub> | CLK→BUSAK rising edge | | 0.5x + 40 | | 71 | | 65 | ns | | t <sub>ABA</sub> | Output Buffer is off to BUSAK | 0 | 80 | 0 | 80 | 0 | 80 | ns | | t <sub>BAA</sub> | BUSAK to Output buffer is on. | 0 | 80 | 0 | 80 | 0 | 80 | ns | Note 1: The Bus will be released after the $\overline{WAIT}$ request is inactive, when the $\overline{BUSRQ}$ is set to "0" during "Wait" cycle. Note 2: The internal programmable pull-down resistance is attanched. Note 3: The internal programmable pull-up resistance is attanched. CS2/CAS2 pin doesn't have programmable resistance. But pull-up resistance is attanched, when bus is released. # 4.10 Typical characteristics Vcc=5 V, Ta=25°C, unless otherwise noted.