INTEGRATED CIRCUITS



Product specification Supersedes data of 2001 Aug 24 2002 Apr 10



### TDA3681

### FEATURES

#### General

- Extremely low noise behaviour and good stability with very small output capacitors
- Second supply pin for regulators 3 and 4 to reduce power dissipation (e.g. via a DC-to-DC converter)
- Three  $V_{\text{P}}\text{-state}$  controlled regulators (regulators 1, 3 and 4) and a power switch
- Regulator 2, reset and ignition buffer operational during load dump and thermal shutdown
- Combined control pin for switching regulators 1 and 3
- Separate control pins for switching regulator 4 and the power switch
- Supply voltage range from -18 to +50 V
- Low quiescent current in standby mode (when regulators 1, 3 and 4 and power switch are switched off and ignition input is low)
- Hold output for low  $V_{\mathsf{P}}$  (regulators 1, 3 and 4 and power switch off)
- Hold output when one of regulators 1 and 3 and/or 4 is out of regulation
- Hold output for foldback mode of power switch and regulators 1, 3 and 4
- Hold output for load dump and temperature protection
- Reset (push-pull output stage) for regulator 2 and hold output (open-collector output)
- Adjustable reset delay time
- High supply voltage ripple rejection
- Backup capacitor for regulator 2
- One independent ignition buffer (active HIGH).

#### Protections

- Reverse polarity safe (down to –18 V without high reverse current)
- Able to withstand voltages up to 18 V at the outputs (supply line may be short-circuited)

- ESD protection on all pins
- Thermal protections
- Load dump protection
- Foldback current limit protection for regulators 1, 2, 3 and 4
- Delayed second current limit protection for the power switch (at short-circuit)
- The regulator outputs and the power switch are DC short-circuit safe to ground and supply (V<sub>P</sub>).

### **GENERAL DESCRIPTION**

The TDA3681 is a multiple output voltage regulator with a power switch and an ignition buffer. It is intended for use in car radios with or without a microcontroller. The TDA3681 contains the following:

- Four fixed voltage regulators with a foldback current protection (regulators 1, 2, 3 and 4). Regulator 2, which is intended to supply a microcontroller, also operates during load dump and thermal shutdown
- Regulators 3 and 4 have a second supply pin that can be connected to a lower supply voltage (>6.5 V) to reduce the power dissipation
- A power switch with protection, operated by a control input
- Reset and hold outputs that can be used to interface with the microcontroller; the reset signal can be used to call up the microcontroller
- Both supply pins can withstand load dump pulses and negative supply voltages
- Regulator 2, which is in regulation at a backup voltage above 6.5 V
- A provision for the use of a reserve supply capacitor that will hold enough energy for regulator 2 (5 V continuous) to allow a microcontroller to prepare for loss of voltage
- An ignition input Schmitt trigger with push-pull output stage.

| TYPE      |        | PACKAGE                                                                         |          |  |  |  |  |
|-----------|--------|---------------------------------------------------------------------------------|----------|--|--|--|--|
| NUMBER    | NAME   | DESCRIPTION                                                                     | VERSION  |  |  |  |  |
| TDA3681J  | DBS17P | plastic DIL-bent-SIL power package; 17 leads (lead length 7.7 mm)               | SOT243-3 |  |  |  |  |
| TDA3681JR | DBS17P | plastic DIL-bent-SIL (special bent) power package; 17 leads (lead length 12 mm) | SOT475-1 |  |  |  |  |
| TDA3681TH | HSOP20 | plastic, heatsink small outline package; 20 leads; low stand-off height         | SOT418-2 |  |  |  |  |

#### **ORDERING INFORMATION**

### TDA3681

### QUICK REFERENCE DATA

| SYMBOL                | PARAMETER                      | CONDITIONS                                                                                   | MIN. | TYP. | MAX. | UNIT |
|-----------------------|--------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------|
| Supplies              | 1                              |                                                                                              | 1    | 1    | 1    | 4    |
| V <sub>P1</sub>       | supply voltage 1               |                                                                                              |      |      |      |      |
|                       | operating                      |                                                                                              | 9.5  | 14.4 | 18   | V    |
|                       | reverse polarity               | non-operating                                                                                | _    | -    | 18   | V    |
|                       | regulator 2 on                 |                                                                                              | 4    | 14.4 | 50   | V    |
|                       | jump start                     | t ≤ 10 minutes                                                                               | _    | -    | 30   | V    |
|                       | load dump protection           | $t \le 50 \text{ ms}; t_r \ge 2.5 \text{ ms}$                                                | _    | _    | 50   | V    |
| V <sub>P2</sub>       | supply voltage 2               |                                                                                              |      |      |      |      |
|                       | operating                      |                                                                                              | 6.5  | 14.4 | 18   | V    |
|                       | reverse polarity               | non-operating                                                                                | _    | _    | 18   | V    |
|                       | regulator 2 on                 |                                                                                              | 0    | _    | 50   | V    |
|                       | jump start                     | t ≤ 10 minutes                                                                               | _    | -    | 30   | V    |
|                       | load dump protection           | $t \le 50 \text{ ms}; t_r \ge 2.5 \text{ ms}$                                                | _    | _    | 50   | V    |
| I <sub>q(tot)</sub>   | total quiescent supply current | standby mode                                                                                 | _    | 110  | 150  | μA   |
| Tj                    | junction temperature           |                                                                                              | -    | -    | 150  | °C   |
| Voltage re            | gulators                       |                                                                                              | ·    |      |      |      |
| V <sub>o(REG1)</sub>  | output voltage of regulator 1  | $1 \text{ mA} \le I_{REG1} \le 600 \text{ mA}; V_P = 14.4 \text{ V}$                         | 8.0  | 8.5  | 9.0  | V    |
| V <sub>o(REG2)</sub>  | output voltage of regulator 2  | $1 \text{ mA} \le I_{\text{REG2}} \le 300 \text{ mA}; \text{ V}_{\text{P}} = 14.4 \text{ V}$ | 4.75 | 5.0  | 5.25 | V    |
| V <sub>o(REG3)</sub>  | output voltage of regulator 3  | $1 \text{ mA} \le I_{REG3} \le 1400 \text{ mA}; V_P = 14.4 \text{ V}$                        | 4.75 | 5.0  | 5.25 | V    |
| V <sub>o(REG4)</sub>  | output voltage of regulator 4  | $1 \text{ mA} \leq I_{\text{REG4}} \leq 1 \text{ A}; \text{ V}_{\text{P}} = 14.4 \text{ V}$  | 3.14 | 3.3  | 3.46 | V    |
| Power swi             | itch                           |                                                                                              |      |      |      | -    |
| V <sub>drop(SW)</sub> | drop-out voltage               | I <sub>SW</sub> = 1 A; V <sub>P1</sub> = 13.5 V                                              | -    | 0.45 | 0.65 | V    |
|                       |                                | I <sub>SW</sub> = 1.8 A; V <sub>P1</sub> = 13.5 V                                            | -    | 1.0  | 1.8  | V    |
| I <sub>M(SW)</sub>    | peak current                   |                                                                                              | 3    | _    | -    | A    |

### BLOCK DIAGRAMS





### Product specification

## Multiple voltage regulator with switch and ignition buffer

### PINNING

### Pin description of TDA3681J and TDA3681JR

| SYMBOL             | PIN | DESCRIPTION                                                                  |
|--------------------|-----|------------------------------------------------------------------------------|
| REG1               | 1   | regulator 1 output                                                           |
| REG3               | 2   | regulator 3 output                                                           |
| V <sub>P2</sub>    | 3   | second supply voltage                                                        |
| REG4               | 4   | regulator 4 output                                                           |
| IGN <sub>IN</sub>  | 5   | ignition input                                                               |
| IGN <sub>OUT</sub> | 6   | ignition output (active HIGH)                                                |
| RES                | 7   | reset output (active LOW)                                                    |
| C <sub>RES</sub>   | 8   | reset delay capacitor                                                        |
| EN4                | 9   | enable input for regulator 4                                                 |
| EN1/3              | 10  | enable input for regulators 1 and 3                                          |
| ENSW               | 11  | enable input for power switch                                                |
| HOLD               | 12  | hold output (active LOW)                                                     |
| GND                | 13  | ground                                                                       |
| BU                 | 14  | backup switch output                                                         |
| REG2               | 15  | regulator 2 output                                                           |
| SW                 | 16  | power switch output                                                          |
| V <sub>P1</sub>    | 17  | supply voltage                                                               |
| heat tab           | _   | heat tab; it is strongly<br>recommended to connect the heat<br>tab to ground |



TDA3681JR.

### Product specification

TDA3681

## Multiple voltage regulator with switch and ignition buffer

### Pin description of TDA3681TH

| SYMBOL             | PIN | DESCRIPTION                         |
|--------------------|-----|-------------------------------------|
| REG4               | 1   | regulator 4 output                  |
| IGN <sub>IN</sub>  | 2   | ignition input                      |
| IGN <sub>OUT</sub> | 3   | ignition output (active HIGH)       |
| RES                | 4   | reset output (active LOW)           |
| C <sub>RES</sub>   | 5   | reset delay capacitor               |
| EN4                | 6   | enable input for regulator 4        |
| EN1/3              | 7   | enable input for regulators 1 and 3 |
| ENSW               | 8   | enable input for power switch       |
| HOLD               | 9   | hold output (active LOW)            |
| GND                | 10  | ground                              |
| HEATTAB            | 11  | heat tab connection; note 1         |
| REG2               | 12  | regulator 2 output                  |
| BU                 | 13  | backup switch output                |
| V <sub>P1</sub>    | 14  | supply voltage                      |
| n.c.               | 15  | not connected                       |
| SW                 | 16  | power switch output                 |
| REG1               | 17  | regulator 1 output                  |
| n.c.               | 18  | not connected                       |
| REG3               | 19  | regulator 3 output                  |
| V <sub>P2</sub>    | 20  | second supply voltage               |



#### Note

1. The pin is used for final test purposes. In the application it should be connected directly to ground.

### TDA3681

#### FUNCTIONAL DESCRIPTION

The TDA3681 is a multiple output voltage regulator with a power switch, intended for use in car radios with or without a microcontroller. Because of the low voltage operation of the car radio, low voltage drop regulators are used.

Regulator 2 is in regulation when the backup voltage exceeds 6.5 V for the first time. When regulator 2 is switched on and its output voltage is within its voltage range, the reset output is disabled to release the microcontroller. The reset delay time before release can be extended by an external capacitor ( $C_{RES}$ ). This start-up feature is included to secure a smooth start-up of the microcontroller at first connection, without uncontrolled switching of regulator 2 during the start-up sequence.

The charge on the backup capacitor can be used to supply regulator 2 for a short period when the external supply voltage drops to 0 V (the time depends on the value of the backup capacitor).

The output stages of all switchable regulators have an extremely low noise behaviour and good stability, even for small values of the output capacitors.

When both regulator 2 and the supply voltages ( $V_{P1}$  and  $V_{P2} > 4.5$  V) are available, regulators 1 and 3 can be operated by means of one enable input.

Regulator 4 and the power switch have a separate enable input.

Pin HOLD is normally HIGH but is active LOW. Pin HOLD is connected to an open-collector NPN transistor and must have an external pull-up resistor to operate. The hold output is controlled by a low voltage detection circuit which, when activated, pulls the hold output LOW (enabled). The hold outputs of the regulators are connected to an OR gate inside the IC so that the hold circuit is activated when one or more regulators (1, 3 or 4) are out of regulation for any reason. Each regulator enable input controls its own hold triggering circuit, so that if a regulator is disabled or switched off, the hold circuit for that regulator is disabled.

The hold circuit is also controlled by the temperature and load dump protection. Activating the temperature or load dump protection causes a hold (LOW) during the time that the protection is activated. When all regulators are switched off, the hold output is controlled by the battery line  $V_{P1}$ , temperature protection and load dump protection.

The hold circuit is enabled at low battery voltages. This indicates that it is not possible to get regulator 1 into regulation when switching it on: regulator 1 has the highest output voltage (8.5 V) of all switchable regulators.

Therefore, regulator 1 is the most critical regulator with respect to an out of regulation condition caused by a low battery voltage.

The hold function includes hysteresis to avoid oscillations when the regulator voltage crosses the hold threshold level. The hold output also becomes active when the power switch is in foldback protection mode, see Fig.8. The block diagram of the hold function is illustrated in Fig.5.

All output pins are fully protected. The regulators are protected against load dump (regulators 1, 3 and 4 switch off at supply voltages >18 V) and short-circuit (foldback current protection).

The power switch contains a current protection. However, this protection is delayed at short-circuit by the reset delay capacitor (it should be noted that this is the second function of the reset delay capacitor  $C_{RES}$ ). During this time, the output current is limited to a peak value of at least 3 A (after a delay, the power switch can deliver 1.8 A continuous if  $V_P \leq 18$  V).

In a normal situation, the voltage on the reset delay capacitor is approximately 3.5 V (depending on the temperature). The power switch output is approximately  $V_P - 0.4$  V. At operating temperature, the power switch can deliver at least 3 A. At high temperature, the switch can deliver approximately 2 A.

During an overload condition or a short circuit  $(V_{SW} < V_P - 3.7 V)$ , the voltage on the reset delay capacitor rises 0.6 V above the voltage of regulator 2. This rise time depends on the capacitor connected to pin C<sub>RES</sub>. During this time, the power switch can deliver more than 3 A. When regulator 2 is out of regulation and generates a reset, the power switch can only deliver 2 A and will immediately go into foldback protection.

At supply voltages >17 V, the power switch is clamped at 16 V maximum (to avoid externally connected circuits being damaged by an overvoltage) and the power switch will switch off at load dump.

Interfacing with the microcontroller (simple full or semi on/off logic applications) can be realized with an independent ignition Schmitt trigger and ignition output buffer (push-pull output).

The timing diagrams are illustrated in Figs 6 and 7.

The second supply voltage V<sub>P2</sub> is used for the switchable regulators 3 and 4. This input can be connected to a lower supply voltage of  $\geq$ 6 V to reduce the power dissipation of the TDA3681. A DC-to-DC converter could be used for this purpose.





TDA3681

## Multiple voltage regulator with switch and ignition buffer



### TDA3681

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER               | CONDITIONS                                    | MIN. | MAX. | UNIT |
|------------------|-------------------------|-----------------------------------------------|------|------|------|
| V <sub>P1</sub>  | supply voltage 1        |                                               |      |      |      |
|                  | operating               |                                               | -    | 18   | V    |
|                  | reverse polarity        | non-operating                                 | -    | 18   | V    |
|                  | jump start              | t ≤ 10 minutes                                | -    | 30   | V    |
|                  | load dump protection    | $t \le 50 \text{ ms}; t_r \ge 2.5 \text{ ms}$ | -    | 50   | V    |
| V <sub>P2</sub>  | supply voltage 2        |                                               |      |      |      |
|                  | operating               |                                               | -    | 18   | V    |
|                  | reverse polarity        | non-operating                                 | -    | 18   | V    |
|                  | jump start              | t ≤ 10 minutes                                | -    | 30   | V    |
|                  | load dump protection    | $t \le 50 \text{ ms}; t_r \ge 2.5 \text{ ms}$ | -    | 50   | V    |
| P <sub>tot</sub> | total power dissipation |                                               | -    | 62   | W    |
| T <sub>stg</sub> | storage temperature     | non-operating                                 | -55  | +150 | °C   |
| T <sub>amb</sub> | ambient temperature     | operating                                     | -40  | +85  | °C   |
| Tj               | junction temperature    | operating                                     | -40  | +150 | °C   |

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    |             | 2     | K/W  |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 50    | K/W  |

### **QUALITY SPECIFICATION**

In accordance with "General Quality Specification For Integrated Circuits (SNW-FQ-611D)".

### TDA3681

### CHARACTERISTICS

 $V_P = V_{P1} = V_{P2} = 14.4 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ ; measured in test circuits of Figs 10 and 11; unless otherwise specified.

| SYMBOL                     | PARAMETER                                  | CONDITIONS                                                    | MIN. | TYP.                     | MAX.                     | UNIT |
|----------------------------|--------------------------------------------|---------------------------------------------------------------|------|--------------------------|--------------------------|------|
| Supplies                   |                                            | 1                                                             | I    | 1                        | 1                        |      |
| V <sub>P1</sub>            | supply voltage 1                           |                                                               |      |                          |                          |      |
|                            | operating                                  |                                                               | 9.5  | 14.4                     | 18                       | V    |
|                            | reverse polarity                           | non-operating                                                 | _    | _                        | 18                       | V    |
|                            | regulator 2 on                             | note 1                                                        | 4    | 14.4                     | 50                       | V    |
|                            | jump start                                 | t ≤ 10 minutes                                                | _    | _                        | 30                       | V    |
|                            | load dump protection                       | $t \le 50 \text{ ms}; t_r \ge 2.5 \text{ ms}$                 | _    | _                        | 50                       | V    |
| V <sub>P2</sub>            | supply voltage 2                           |                                                               |      |                          |                          |      |
|                            | operating                                  |                                                               | 6.5  | 14.4                     | 18                       | V    |
|                            | reverse polarity                           | non-operating                                                 | _    | _                        | 18                       | V    |
|                            | regulator 2 on                             |                                                               | 0    | _                        | 50                       | V    |
|                            | jump start                                 | t ≤ 10 minutes                                                | _    | _                        | 30                       | V    |
|                            | load dump protection                       | $t \le 50 \text{ ms}; t_r \ge 2.5 \text{ ms}$                 | _    | _                        | 50                       | V    |
| V <sub>bat(loaddump)</sub> | battery overvoltage shutdown               | $V_{P1}$ and/or $V_{P2}$                                      | 18   | 20                       | 22                       | V    |
| I <sub>q(tot)</sub>        | total quiescent supply                     | V <sub>P</sub> = 12.4 V; note 2                               | _    | 105                      | 145                      | μA   |
|                            | current                                    | V <sub>P</sub> = 14.4 V; note 2                               | _    | 110                      | 150                      | μA   |
| Schmitt trigg              | ger for power supply (reg                  | ulators 1, 3 and 4)                                           | - 1  |                          | 1                        | 1    |
| V <sub>th(r)</sub>         | rising threshold voltage                   | V <sub>P1</sub> rising                                        | 6.5  | 7.0                      | 7.5                      | V    |
| V <sub>th(f)</sub>         | falling threshold voltage                  | V <sub>P1</sub> falling                                       | 4.0  | 4.5                      | 5.0                      | V    |
| V <sub>hys</sub>           | hysteresis voltage                         |                                                               | _    | 2.5                      | -                        | V    |
| Schmitt trigg              | ger for enable input (regu                 | lators 1, 3, 4 and power swite                                | ch)  |                          | •                        |      |
| V <sub>th(r)</sub>         | rising threshold voltage                   |                                                               | 1.4  | 1.8                      | 2.4                      | V    |
| V <sub>th(f)</sub>         | falling threshold voltage                  |                                                               | 0.9  | 1.3                      | 1.9                      | V    |
| V <sub>hys</sub>           | hysteresis voltage                         | I <sub>REG</sub> = I <sub>SW</sub> = 1 mA                     | _    | 0.5                      | _                        | V    |
| l <sub>Ll</sub>            | input leakage current                      | V <sub>EN</sub> = 5 V                                         | 1    | 5                        | 20                       | μA   |
| Reset trigge               | r level of regulator 2                     |                                                               |      |                          | 1                        | -    |
| V <sub>th(r)</sub>         | rising threshold voltage                   | $V_{P1}$ rising; $I_{REG1} = 50$ mA;<br>note 3                | 4.43 | V <sub>REG2</sub> - 0.15 | V <sub>REG2</sub> – 0.1  | V    |
| V <sub>th(f)</sub>         | falling threshold voltage                  | V <sub>P1</sub> falling; I <sub>REG1</sub> = 50 mA;<br>note 3 | 4.4  | V <sub>REG2</sub> - 0.25 | V <sub>REG2</sub> – 0.13 | V    |
| Schmitt trigg              | gers for hold circuit outpu                | Jt                                                            | I    |                          |                          |      |
| V <sub>th(r)(REG1)</sub>   | rising threshold voltage<br>of regulator 1 | V <sub>P1</sub> rising; note 3                                | _    | V <sub>REG1</sub> - 0.15 | $V_{REG1} - 0.075$       | V    |
| V <sub>th(f)(REG1)</sub>   | falling threshold voltage of regulator 1   | V <sub>P1</sub> falling; note 3                               | 7.67 | V <sub>REG1</sub> – 0.35 | -                        | V    |
| V <sub>hys(REG1)</sub>     | hysteresis voltage due to regulator 1      |                                                               | -    | 0.2                      | -                        | V    |

| SYMBOL                   | PARAMETER                                   | CONDITIONS                                                            | MIN. | TYP.                     | MAX.                      | UNIT |
|--------------------------|---------------------------------------------|-----------------------------------------------------------------------|------|--------------------------|---------------------------|------|
| V <sub>th(r)(REG3)</sub> | rising threshold voltage of regulator 3     | V <sub>P2</sub> rising; note 3                                        | -    | V <sub>REG3</sub> – 0.15 | V <sub>REG3</sub> – 0.075 | V    |
| V <sub>th(f)(REG3)</sub> | falling threshold voltage of regulator 3    | V <sub>P2</sub> falling; note 3                                       | 4.3  | V <sub>REG3</sub> – 0.35 | _                         | V    |
| V <sub>hys(REG3)</sub>   | hysteresis voltage due to regulator 3       |                                                                       | -    | 0.2                      | -                         | V    |
| V <sub>th(r)(REG4)</sub> | rising threshold voltage of regulator 4     | V <sub>P2</sub> rising; note 3                                        | -    | V <sub>REG4</sub> – 0.15 | V <sub>REG4</sub> – 0.075 | V    |
| V <sub>th(f)(REG4)</sub> | falling threshold voltage of regulator 4    | $V_{P2}$ falling; note 3                                              | 2.7  | V <sub>REG4</sub> – 0.3  | _                         | V    |
| V <sub>hys(REG4)</sub>   | hysteresis voltage due to regulator 4       |                                                                       | -    | 0.15                     | _                         | V    |
| V <sub>th(r)(VP)</sub>   | rising threshold voltage of supply voltage  | V <sub>EN</sub> = 0 V                                                 | 9.1  | 9.7                      | 10.3                      | V    |
| V <sub>th(f)(VP)</sub>   | falling threshold voltage of supply voltage | V <sub>EN</sub> = 0 V                                                 | 9.0  | 9.4                      | 9.8                       | V    |
| V <sub>hys(VP)</sub>     | hysteresis voltage of<br>supply voltage     | V <sub>EN</sub> = 0 V                                                 | -    | 0.3                      | -                         | V    |
| Reset and h              | nold buffer                                 |                                                                       |      |                          |                           |      |
| I <sub>sink(L)</sub>     | LOW-level sink current                      | $V_{RES} \le 0.8 \text{ V}; V_{HOLD} \le 0.8 \text{ V}$               | 2    | -                        | _                         | mA   |
| ILO                      | output leakage current                      | V <sub>P2</sub> = 14.4 V; V <sub>HOLD</sub> = 5 V                     | _    | 0.1                      | 5                         | μA   |
| I <sub>source(H)</sub>   | HIGH-level source current                   | V <sub>P2</sub> = 14.4 V; V <sub>RES</sub> = 5 V                      | 240  | 400                      | 900                       | μA   |
| t <sub>r</sub>           | rise time                                   | note 4                                                                | -    | 7                        | 50                        | μs   |
| t <sub>f</sub>           | fall time                                   | note 4                                                                | -    | 1                        | 50                        | μs   |
| Reset delay              | 1                                           |                                                                       |      |                          |                           |      |
| I <sub>ch</sub>          | reset delay capacitor charge current        | V <sub>CRES</sub> = 0 V                                               | 2    | 4                        | 8                         | μA   |
| l <sub>dch</sub>         | reset delay capacitor<br>discharge current  | V <sub>CRES</sub> = 3 V;<br>V <sub>P1</sub> = V <sub>P2</sub> = 4.3 V | 1.0  | 1.6                      | -                         | mA   |
| V <sub>th(r)(RES)</sub>  | rising voltage threshold reset signal       |                                                                       | 2.5  | 3.0                      | 3.5                       | V    |
| V <sub>th(f)(RES)</sub>  | falling voltage threshold reset signal      |                                                                       | 1.0  | 1.2                      | 1.4                       | V    |
| t <sub>d(RES)</sub>      | delay reset signal                          | C <sub>RES</sub> = 47 nF; note 5                                      | 20   | 35                       | 70                        | ms   |
| t <sub>d(SW)</sub>       | delay power switch<br>foldback protection   | C <sub>RES</sub> = 47 nF; note 6                                      | 8    | 17.6                     | 40                        | ms   |
| Regulator 1              | (I <sub>REG1</sub> = 5 mA; unless oth       | erwise specified)                                                     |      |                          | ,                         |      |
| V <sub>o(off)</sub>      | output voltage off                          |                                                                       | _    | 1                        | 400                       | mV   |
| V <sub>o(REG1)</sub>     | output voltage                              | $1 \text{ mA} \le I_{\text{REG1}} \le 600 \text{ mA}$                 | 8.0  | 8.5                      | 9.0                       | V    |
| /                        |                                             | $9.5 \text{ V} \le \text{V}_{P1} \le 18 \text{ V}$                    | 8.0  | 8.5                      | 9.0                       | V    |
| $\Delta V_{\text{line}}$ | line regulation                             | $9.5 \text{ V} \le \text{V}_{P1} \le 18 \text{ V}$                    | _    | 2                        | 75                        | mV   |
| $\Delta V_{\text{load}}$ | load regulation                             | $1 \text{ mA} \le I_{\text{REG1}} \le 600 \text{ mA}$                 | _    | 20                       | 85                        | mV   |

| SYMBOL                   | PARAMETER                           | CONDITIONS                                                                                                                             | MIN. | TYP. | MAX. | UNIT |
|--------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| lq                       | quiescent current                   | I <sub>REG1</sub> = 600 mA                                                                                                             | -    | 25   | 60   | mA   |
| SVRR                     | supply voltage ripple rejection     | $f_i = 3 \text{ kHz}; V_i = 2 \text{ V} (p-p)$                                                                                         | 60   | 70   | -    | dB   |
| $V_{drop(REG1)}$         | drop-out voltage                    | I <sub>REG1</sub> = 550 mA; V <sub>P1</sub> = 8.55 V;<br>note 7                                                                        | -    | 0.4  | 0.7  | V    |
| I <sub>m(REG1)</sub>     | current limit                       | V <sub>REG1</sub> > 7 V; note 8                                                                                                        | 0.65 | 1.2  | _    | A    |
| I <sub>sc(REG1)</sub>    | short-circuit current               | $R_L \le 0.5 \Omega$ ; note 9                                                                                                          | 250  | 800  | _    | mA   |
| Regulator 2              | (I <sub>REG2</sub> = 5 mA; unless o | therwise specified)                                                                                                                    |      |      |      |      |
| V <sub>o(REG2)</sub>     | output voltage                      | $0.5 \text{ mA} \le I_{\text{REG2}} \le 300 \text{ mA}$                                                                                | 4.75 | 5.0  | 5.25 | V    |
|                          |                                     | $7 \text{ V} \leq \text{V}_{P1} \leq 18 \text{ V}$                                                                                     | 4.75 | 5.0  | 5.25 | V    |
|                          |                                     | $\begin{array}{l} 18 \text{ V} \leq \text{V}_{\text{P1}} \leq 50 \text{ V}; \\ \text{I}_{\text{REG2}} \leq 150 \text{ mA} \end{array}$ | 4.75 | 5.0  | 5.25 | V    |
| $\Delta V_{\text{line}}$ | line regulation                     | $6 \text{ V} \le \text{V}_{P1} \le 18 \text{ V}$                                                                                       | -    | 2    | 50   | mV   |
|                          |                                     | $6 \text{ V} \le \text{V}_{P1} \le 50 \text{ V}$                                                                                       | -    | 15   | 75   | mV   |
| $\Delta V_{\text{load}}$ | load regulation                     | $1 \text{ mA} \le I_{\text{REG2}} \le 150 \text{ mA}$                                                                                  | -    | 20   | 50   | mV   |
|                          |                                     | $1 \text{ mA} \le I_{REG2} \le 300 \text{ mA}$                                                                                         | -    | -    | 100  | mV   |
| SVRR                     | supply voltage ripple rejection     | f <sub>i</sub> = 3 kHz; V <sub>i</sub> = 2 V (p-p)                                                                                     | 50   | 55   | -    | dB   |
| V <sub>drop(REG2)</sub>  | drop-out voltage                    | I <sub>REG2</sub> = 100 mA; V <sub>P1</sub> = 4.75 V;<br>note 7                                                                        | -    | 0.4  | 0.6  | V    |
|                          |                                     | $I_{REG2}$ = 200 mA; $V_{P1}$ = 5.75 V;<br>note 7                                                                                      | -    | 0.8  | 1.2  | V    |
|                          |                                     | $I_{REG2}$ = 100 mA; $V_{BU}$ = 4.75 V;<br>note 10                                                                                     | -    | 0.2  | 0.5  | V    |
|                          |                                     | I <sub>REG2</sub> = 200 mA; V <sub>BU</sub> = 5.75 V;<br>note 10                                                                       | -    | 0.8  | 1.0  | V    |
| I <sub>m(REG2)</sub>     | current limit                       | V <sub>REG2</sub> > 4.5 V; note 8                                                                                                      | 0.32 | 0.37 | _    | A    |
| I <sub>sc(REG2)</sub>    | short-circuit current               | $R_L \le 0.5 \Omega$ ; note 9                                                                                                          | 95   | 120  | _    | mA   |
| <b>Regulator 3</b>       | (I <sub>REG3</sub> = 5 mA; unless o | therwise specified)                                                                                                                    |      |      |      |      |
| V <sub>o(off)</sub>      | output voltage off                  |                                                                                                                                        | _    | 1    | 400  | mV   |
| V <sub>o(REG3)</sub>     | output voltage                      | $1 \text{ mA} \leq I_{\text{REG3}} \leq 1400 \text{ mA}$                                                                               | 4.75 | 5.0  | 5.25 | V    |
|                          |                                     | 7 V $\leq$ V <sub>P1</sub> and/or V <sub>P2</sub> $\leq$ 18 V                                                                          | 4.75 | 5.0  | 5.25 | V    |
| $\Delta V_{\text{line}}$ | line regulation                     | 7 V $\leq$ V <sub>P1</sub> and/or V <sub>P2</sub> $\leq$ 18 V                                                                          | -    | 2    | 50   | mV   |
| $\Delta V_{\text{load}}$ | load regulation                     | $1 \text{ mA} \le I_{\text{REG3}} \le 1400 \text{ mA}$                                                                                 | -    | 20   | 150  | mV   |
| lq                       | quiescent current                   | I <sub>REG3</sub> = 1400 mA                                                                                                            | _    | 19   | 45   | mA   |
| SVRR                     | supply voltage ripple rejection     | f <sub>i</sub> = 3 kHz; V <sub>i</sub> = 2 V (p-p)                                                                                     | 60   | 70   | -    | dB   |
| V <sub>drop(REG3)</sub>  | drop-out voltage                    | I <sub>REG3</sub> = 1400 mA ; V <sub>P2</sub> = 6 V;<br>note 7                                                                         | -    | 1    | 1.5  | V    |
| I <sub>m(REG3)</sub>     | current limit                       | V <sub>REG3</sub> > 4.5 V; note 8                                                                                                      | 1.5  | 1.7  | _    | A    |
| I <sub>sc(REG3)</sub>    | short-circuit current               | $R_{L} \leq 0.5 \Omega$ ; note 9                                                                                                       | 430  | 750  | -    | mA   |

| SYMBOL                    | PARAMETER                                   | CONDITIONS                                                                       | MIN.            | TYP.                | MAX. | UNIT |
|---------------------------|---------------------------------------------|----------------------------------------------------------------------------------|-----------------|---------------------|------|------|
| Regulator 4               | (I <sub>REG4</sub> = 5 mA; unless oth       | nerwise specified)                                                               | 1               | 1                   |      |      |
| V <sub>o(off)</sub>       | output voltage off                          |                                                                                  | -               | 1                   | 400  | mV   |
| V <sub>o(REG4)</sub>      | output voltage                              | $1 \text{ mA} \leq I_{\text{REG4}} \leq 1 \text{ A}$                             | 3.14            | 3.3                 | 3.46 | V    |
| . ,                       |                                             | 6.5 V $\leq$ V <sub>P1</sub> and/or V <sub>P2</sub> $\leq$ 18 V                  | 3.14            | 3.3                 | 3.46 | V    |
| $\Delta V_{line}$         | line regulation                             | $6.5 \text{ V} \le \text{V}_{P1} \text{ and/or } \text{V}_{P2} \le 18 \text{ V}$ | -               | 2                   | 50   | mV   |
| $\Delta V_{load}$         | load regulation                             | $1 \text{ mA} \leq I_{\text{REG4}} \leq 1 \text{ A}$                             | -               | 20                  | 50   | mV   |
| lq                        | quiescent current                           | I <sub>REG4</sub> = 1 A                                                          | -               | 15                  | 40   | mA   |
| SVRR                      | supply voltage ripple rejection             | $f_i = 3 \text{ kHz}; V_i = 2 \text{ V} (p-p)$                                   | 60              | 70                  | -    | dB   |
| V <sub>drop(REG4)</sub>   | drop-out voltage                            | I <sub>REG4</sub> = 1 A; V <sub>P2</sub> = 5 V; note 7                           | -               | 1.7                 | 2.4  | V    |
| I <sub>m(REG4)</sub>      | current limit                               | V <sub>REG4</sub> > 3.0 V; note 8                                                | 1.1             | 1.5                 | _    | Α    |
| I <sub>sc(REG4)</sub>     | short-circuit current                       | $R_L \le 0.5 \Omega$ ; note 9                                                    | 470             | 750                 | _    | mA   |
| Power swite               | :h                                          |                                                                                  |                 |                     |      | ·    |
| V <sub>drop(SW)</sub>     | drop-out voltage                            | $I_{SW} = 1 \text{ A}; V_{P1} = 13.5 \text{ V};$<br>note 11                      | -               | 0.45                | 0.65 | V    |
|                           |                                             | I <sub>SW</sub> = 1.8 A; V <sub>P1</sub> = 13.5 V;<br>note 11                    | -               | 1.0                 | 1.8  | V    |
| I <sub>DC(SW)</sub>       | continuous current                          | V <sub>P1</sub> = 16 V; V <sub>SW</sub> = 13.5 V                                 | 1.8             | 2.0                 | _    | Α    |
| V <sub>clamp(SW)</sub>    | clamping voltage                            | V <sub>P1</sub> ≥ 17 V;<br>1 mA < I <sub>SW</sub> < 1.8 A                        | 13.5            | 15.0                | 16.0 | V    |
| I <sub>M(SW)</sub>        | peak current                                | V <sub>P1</sub> < 17 V;<br>notes 6, 12 and 13                                    | 3               | -                   | -    | A    |
| V <sub>fb(SW)</sub>       | flyback voltage<br>behaviour                | I <sub>SW</sub> = -100 mA                                                        | -               | V <sub>P1</sub> + 3 | 22   | V    |
| I <sub>sc(SW)</sub>       | short-circuit current                       | V <sub>P1</sub> = 14.4 V; V <sub>SW</sub> < 1.2 V;<br>note 13                    | 0.5             | 1.7                 | -    | A    |
| Backup swi                | tch                                         |                                                                                  | •               |                     | L    |      |
| I <sub>DC(BU)</sub>       | continuous current                          | V <sub>BU</sub> > 5 V                                                            | 0.3             | 0.35                | _    | Α    |
| V <sub>clamp(BU)</sub>    | clamping voltage                            | V <sub>P1</sub> ≥ 16.7 V; I <sub>REG2</sub> = 100 mA                             | _               | -                   | 16   | V    |
| I <sub>r(BU)</sub>        | reverse current                             | V <sub>P1</sub> = 0 V; V <sub>BU</sub> = 12.4 V                                  | -               | -                   | 900  | μA   |
| Schmitt trig              | ger for enable ignition in                  | out                                                                              | 1               | •                   | - I  |      |
| V <sub>th(r)(IGNIN)</sub> | rising threshold voltage of ignition input  | V <sub>P1</sub> > 3.5 V                                                          | 1.9             | 2.2                 | 2.5  | V    |
| V <sub>th(f)(IGNIN)</sub> | falling threshold voltage of ignition input | V <sub>P1</sub> > 3.5 V                                                          | 1.7             | 2.0                 | 2.3  | V    |
| V <sub>hys(IGNIN)</sub>   | hysteresis voltage                          | V <sub>P</sub> > 3.5 V                                                           | 0.1             | 0.2                 | 0.5  | V    |
| I <sub>LI</sub>           | input leakage current                       | V <sub>IGNIN</sub> = 5 V                                                         | -               | -                   | 1.0  | μA   |
| I <sub>i(clamp)</sub>     | input clamp current                         | V <sub>IGNIN</sub> > 50 V                                                        | -               | -                   | 50   | mA   |
| V <sub>IH(clamp)</sub>    | HIGH-level input<br>clamping voltage        |                                                                                  | V <sub>P1</sub> | -                   | 50   | V    |

### TDA3681

| SYMBOL                 | PARAMETER                             | CONDITIONS                                          | MIN.  | TYP. | MAX. | UNIT |
|------------------------|---------------------------------------|-----------------------------------------------------|-------|------|------|------|
| V <sub>IL(clamp)</sub> | LOW-level input<br>clamping voltage   |                                                     | -0.6  | _    | 0    | V    |
| Ignition buff          | ier                                   |                                                     |       | •    | ł    |      |
| V <sub>OL</sub>        | LOW-level output voltage              | I <sub>IGNOUT</sub> = 0 mA                          | 0     | 0.2  | 0.8  | V    |
| V <sub>OH</sub>        | HIGH-level output voltage             | I <sub>IGNOUT</sub> = 0 mA                          | 4.5   | 5.0  | 5.25 | V    |
| I <sub>OL</sub>        | LOW-level output current              | V <sub>IGNOUT</sub> ≤ 0.8 V                         | 0.45  | 0.8  | -    | mA   |
| I <sub>OH</sub>        | HIGH-level output current             | $V_{IGNOUT} \ge 4.5 V$                              | -0.45 | -2.0 | -    | mA   |
| I <sub>LO</sub>        | output leakage current<br>(source)    | V <sub>IGNOUT</sub> = 5 V; V <sub>IGNIN</sub> = 0 V | -     | _    | 1.0  | μA   |
| t <sub>PLH</sub>       | LOW-to-HIGH<br>propagation time       | $V_{\text{IGNIN}}$ rising from 1.7 to 2.5 V         | -     | _    | 500  | μs   |
| t <sub>PHL</sub>       | HIGH-to-LOW<br>propagation time       | $V_{\text{IGNIN}}$ falling from 2.5 to 1.7 V        | -     | _    | 500  | μs   |
| Temperature            | e protection                          |                                                     |       |      |      |      |
| T <sub>j(sd)</sub>     | junction temperature for shutdown     |                                                     | 150   | 160  | 170  | °C   |
| T <sub>j(hold)</sub>   | junction temperature for hold trigger |                                                     | 150   | 160  | 170  | °C   |

#### Notes

- 1. Minimum operating voltage, only if V<sub>P1</sub> has exceeded 6.5 V.
- The total quiescent current is measured in the standby mode. Therefore, the enable inputs of regulators 1, 3, 4 and the power switch are grounded and R<sub>L(REG2)</sub> = ∞; see Figs 10 and 11.
- 3. The voltage of the regulator drops as a result of a  $V_{P1}$  drop for regulators 1 and 2. Regulators 3 and 4 drop as a result of  $V_{P2}$  drop.
- 4. The rise and fall times are measured with a 10 k $\Omega$  pull-up resistor and a 50 pF load capacitor.
- 5. The delay time depends on the value of the reset delay capacitor:  $t_{d(RES)} = \frac{C}{I_{ch}} \times V_{C(th)} = C \times (750 \times 10^3) [s]$
- 6. The delay time depends on the value of the reset delay capacitor:  $t_{d(SW)} = \frac{C}{I_{ch}} \times V_{C(th)} = C \times (375 \times 10^3)[s]$
- 7. The drop-out voltage of regulators 1 and 2 is measured between pins  $V_{P1}$  and REGn. The drop-out voltage of regulators 3 and 4 is measured between pins  $V_{P2}$  and REGn.
- 8. At current limit, I<sub>m(REGn)</sub> is held constant (see Fig.8).
- 9. The foldback current protection limits the dissipated power at short-circuit (see Fig.8).
- 10. The drop-out voltage is measured between pins BU and REG2.
- 11. The drop-out voltage of the power switch is measured between pins  $V_{P1}$  and SW.
- 12. The maximum output current of the power switch is limited to 1.8 A when the supply voltage exceeds 18 V.
- 13. At short-circuit, I<sub>sc(SW)</sub> of the power switch is held constant to a lower value than the continuous current after a delay of at least 10 ms.

### MGL907 8.5 V V<sub>o(REG2)</sub> MGL908 5.0 V V<sub>o(REG1)</sub> Im(REG2) Isc(REG2) IREG2 -Im(REG1) Isc(REG1) IREG1 b. Regulator 2. a. Regulator 1. Vo(REG4) V<sub>o(REG3)</sub> MGL909 MGL910 5.0 V 3.3 V Isc(REG3) Im(REG3) Im(REG4) Isc(REG4) IREG3 -I<sub>REG4</sub> c. Regulator 3. d. Regulator 4. Fig.8 Foldback current protection of the regulators.



### **TEST AND APPLICATION INFORMATION**

#### **Test information**



Fig.10 Test circuit of TDA3681J and TDA3681JR.

TDA3681

## Multiple voltage regulator with switch and ignition buffer



#### **Application information**

### NOISE

#### Table 1Noise figures

| REGULATOR | NOISE FIGURE (µV) <sup>(1)</sup> |                    |                     |  |  |
|-----------|----------------------------------|--------------------|---------------------|--|--|
| REGULATOR | <b>C<sub>o</sub> = 10</b> μF     | $C_o = 47 \ \mu F$ | $C_o = 100 \ \mu F$ |  |  |
| 1         | 170                              | 110                | 110                 |  |  |
| 2         | 440                              | 240                | 190                 |  |  |
| 3         | 120                              | 100                | 80                  |  |  |
| 4         | 85                               | 70                 | 55                  |  |  |

#### Note

1. Measured at a bandwidth of 30 kHz.

The noise on the supply line depends on the value of the supply capacitor and is caused by a current noise (the output noise of the regulators is translated to a current noise by the output capacitors). The noise is minimal when a high frequency capacitor of 220 nF in parallel with an electrolytic capacitor of 100  $\mu$ F is connected directly to the supply pins V<sub>P1</sub>, V<sub>P2</sub> and GND.

### STABILITY

The regulators are stabilized by the externally connected output capacitors.

The output capacitors can be selected by using the graphs given in Figs 12 and 13. When an electrolytic capacitor is used, its temperature behaviour can cause oscillations at a low temperature. The two examples below show how an output capacitor value is selected.

### Example 1

Regulators 1, 3 and 4 are stabilized with an electrolytic output capacitor of 220  $\mu F$  (ESR = 0.15  $\Omega$ ). At  $T_{amb}$  = -30 °C, the capacitor value is decreased to 73  $\mu F$  and the ESR is increased to 1.1  $\Omega$ . The regulator remains stable at  $T_{amb}$  = -30 °C (see Fig.12).

### Example 2

Regulator 2 is stabilized with a 10  $\mu$ F electrolytic capacitor (ESR = 3  $\Omega$ ). At T<sub>amb</sub> = -30 °C, the capacitor value is decreased to 3  $\mu$ F and the ESR is increased to 23.1  $\Omega$ . As can be seen from Fig.13, the regulator will be unstable at T<sub>amb</sub> = -30 °C.

### Solution

To avoid problems with stability at low temperatures, the use of tantalum capacitors is recommended. Use a tantalum capacitor of 10  $\mu F$  or a larger electrolytic capacitor.





**TDA3681** 

## Multiple voltage regulator with switch and ignition buffer

### PACKAGE OUTLINES







### SOLDERING

### Introduction

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mount components are mixed on one printed-circuit board. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### Through-hole mount packages

#### SOLDERING BY DIPPING OR BY SOLDER WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joints for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg(max)}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### MANUAL SOLDERING

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

### Surface mount packages

#### **REFLOW SOLDERING**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### WAVE SOLDERING

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### MANUAL SOLDERING

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

### TDA3681

### Suitability of IC packages for wave, reflow and dipping soldering methods

| MOUNTING           | PACKAGE                                                | SOLDERING METHOD                  |                       |          |
|--------------------|--------------------------------------------------------|-----------------------------------|-----------------------|----------|
|                    |                                                        | WAVE                              | REFLOW <sup>(1)</sup> | DIPPING  |
| Through-hole mount | DBS, DIP, HDIP, SDIP, SIL                              | suitable <sup>(2)</sup>           | -                     | suitable |
| Surface mount      | BGA, HBGA, LFBGA, SQFP, TFBGA                          | not suitable                      | suitable              | _        |
|                    | HBCC, HLQFP, HSQFP, HSOP, HTQFP,<br>HTSSOP, HVQFN, SMS | not suitable <sup>(3)</sup>       | suitable              | _        |
|                    | PLCC <sup>(4)</sup> , SO, SOJ                          | suitable                          | suitable              | -        |
|                    | LQFP, QFP, TQFP                                        | not recommended <sup>(4)(5)</sup> | suitable              | -        |
|                    | SSOP, TSSOP, VSO                                       | not recommended <sup>(6)</sup>    | suitable              | _        |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.
- 3. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 4. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 5. Wave soldering is only suitable for LQFP, QFP and TQFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 6. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

TDA3681

### DATA SHEET STATUS

| DATA SHEET STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                                        |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                        |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.                                     |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Changes will be<br>communicated according to the Customer Product/Process Change<br>Notification (CPCN) procedure SNW-SQ-650A. |

#### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

#### DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2002

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753503/05/pp28

Date of release: 2002 Apr 10

Document order number: 9397 750 09266

SCA74

Let's make things better.





Philips Semiconductors