**TENTATIVE** 

TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

32 Mbit (4 M  $\times$  8 bit) CMOS NAND E<sup>2</sup>PROM

### **DESCRIPTION**

The TC58V32 device is a single volt 32 M (34,603,008) bit NAND Electrically Erasable and Programmable Read Only Memory (NAND EEPROM) organized as 528 bytes × 16 pages × 512 blocks. The device has a 528 byte static register which allows the program and read data to be transferred between the register and the memory cell array in 528 byte increments. The erase operation is implemented in a single block unit (8K bytes + 256 bytes: 528 bytes × 16 pages).

The TC58V32 is a serial type of memory device which utilizes the I/O pins for both address and data input/output as well as command inputs. The erase and program operations are automatically executed making the device most suitable for applications such as Solid State File Storage, Voice Recording, Image File Memory for digital still cameras and other systems which require a high-density non-volatile memory data storage

volatile memory data storage.

#### **FEATURES**

Organization

Memory cell array  $528 \times 8 \,\mathrm{K} \times 8$ Register  $528 \times 8$ 528 bytes Page size (8 K + 256) bytes Block size

 $\mathbf{Mod}$ 

Read Reset, Auto page program Auto block erase, Status read

Mode control Serial input/output Command control

Power supply  $V_{CC} = 3.0 \text{ V}$  to 5.5 V

Access time

Cell array - Register  $10~\mu s~max$ Serial Read Cycle 50 ns min

Operating current Read (80ns cycle)

10 mA typ 10 mA typ Program (ave.) Erase (ave.) 10 mA typ Standby (CMOS)  $100 \mu A max$ 

Package

TC58V32AFT:TSOP II 44/40-P-400-0.80B (Weight: 0.48g typ)

# PIN ASSIGNMENT (TOP VIEW)

| -                                                      | TC58V32                                                              | AFT |
|--------------------------------------------------------|----------------------------------------------------------------------|-----|
| V <sub>SS</sub> CL | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10                      | 44  |
| NC                                                     | 11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22 | 33  |

### PIN NAMES

| I/O <sub>1 to 8</sub> | I/O port                   |  |  |  |
|-----------------------|----------------------------|--|--|--|
| 17 O1 to 8            | 70 port                    |  |  |  |
| CE                    | Chip enable                |  |  |  |
| WE                    | Write enable               |  |  |  |
| RE                    | Read enable                |  |  |  |
| CLE                   | Command latch enable       |  |  |  |
| ALE                   | Address latch enable       |  |  |  |
| WP                    | Write protect              |  |  |  |
| R/B                   | Ready / Busy               |  |  |  |
| OP                    | Option Pin                 |  |  |  |
| Vcc                   | Power supply               |  |  |  |
| Vccq                  | Output Buffer Power supply |  |  |  |
| Vss                   | Ground                     |  |  |  |

OP: GND Input: 528Byte/page Operation VCC Input: 512Byte/Page Operation

980910EBA1

and conditions set forth in the IOSHBA Semiconductor Reliability Handbook.

The products described in this document are subject to the foreign exchange and foreign trade laws.

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.

The information contained herein is subject to change without notice.

1998-11-09 1/32

TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook.

The products described in this document are subject to the foreign exchange and foreign trade laws.

### **BLOCK DIAGRAM**



# **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL              | RATING                      | VALUE                               | UNIT |
|---------------------|-----------------------------|-------------------------------------|------|
| V <sub>CC</sub>     | Power supply Voltage        | - 0.6 to 6.0                        | V    |
| V <sub>IN</sub>     | Input Voltage               | - 0.6 to 6.0                        | ٧    |
| V <sub>I/O</sub>    | Input / Output Voltage      | $-0.6V \sim Vccq + 0.3V (\le 6.0V)$ | V    |
| P <sub>D</sub>      | Power Dissipation           | 0.5                                 | w    |
| T <sub>STG</sub>    | Storage Temperature         | – 55 to 150                         | °C   |
| T <sub>SOLDER</sub> | Soldering Temperature (10s) | 260                                 | °C   |
| T <sub>OPR</sub>    | Operating Temperature       | 0 to 70                             | °C   |

# <u>CAPACITANCE</u> \*(Ta = $25^{\circ}$ C, f = 1 MHz)

| SYMBOL           | PARAMETER | CONDITION              | MIN | MAX | UNIT |
|------------------|-----------|------------------------|-----|-----|------|
| C <sub>IN</sub>  | Input     | V <sub>IN</sub> = 0 V  | _   | 10  | РF   |
| C <sub>OUT</sub> | Output    | V <sub>OUT</sub> = 0 V | -   | 10  | РF   |

<sup>\*</sup> This parameter is periodically sampled and is not tested for every component.

1998-11-09 2/32

# VALID BLOCKS \*

| SYMBOL          | PARAMETER          | MIN | TYP | MAX | UNIT   |
|-----------------|--------------------|-----|-----|-----|--------|
| N <sub>VB</sub> | Valid Block Number | 502 | 508 | 512 | Blocks |

The TC58V32 occasionally contains unusable blocks. Refer to Application Note (14) toward the end of this document.

# DC RECOMMENDED OPERATING CONDITIONS

| SVMBOL          | SYMBOL PARAMETER         |             | TC58V32AFT            |      |  |
|-----------------|--------------------------|-------------|-----------------------|------|--|
| STIVIBOL        | PARAIVIETER              | MIN         | MAX                   | UNIT |  |
| V <sub>CC</sub> | Power Supply Voltage     | 3.0         | 5.5                   | V    |  |
| V <sub>IH</sub> | High Level Input Voltage | 2.0*1/3.0*2 | V <sub>CC</sub> + 0.3 | V    |  |
| V <sub>IL</sub> | Low Level Input Voltage  | - 0.3 *3    | 0.8                   | V    |  |

<sup>\*1 :</sup>  $V_{CC} = 3.3V \pm 0.3V$ 

# **DC CHARACTERISTICS**

(TC58V32AFT : Ta =  $0^{\circ}$  to  $70^{\circ}$ C,  $V_{CC}$  = 3.0 V to 5.5 V

| SYMPOL                | PARAMETER CONDITION               |                                                                   | $V_{CC} = 3.3 V \pm 0.3 V$ |     |      | V <sub>CC</sub> = 3.6V to 5.5V |     |      | LINUT |
|-----------------------|-----------------------------------|-------------------------------------------------------------------|----------------------------|-----|------|--------------------------------|-----|------|-------|
| SYMBOL                | PARAIVIETER                       | CONDITION                                                         | MIN                        | TYP | MAX  | MIN                            | TYP | MAX  | UNIT  |
| I <sub>IL</sub>       | Input Leak Current                | V <sub>IN</sub> = 0Vto V <sub>CC</sub>                            | _                          | _   | ± 10 | _                              | _   | ± 10 | μA    |
| l <sub>LO</sub>       | Output Leak Current               | $V_{OUT} = 0.4V$ to $V_{CC}$                                      | _                          | _   | ± 10 | _                              | -   | ± 10 | μΑ    |
| I <sub>CCO1</sub>     | Operating Current (Serial Read)   | $\overline{CE} = VIL$ , Iout = 0mA,<br>t <sub>cycle</sub> = 50 ns | -                          | 10  | 20   | -                              | 15  | 30   | mA    |
| I <sub>CCO3</sub>     | Operating Current (Command Input) | t <sub>cycle</sub> = 50 ns                                        | _                          | 10  | 20   | _                              | 15  | 30   | mA    |
| I <sub>CCO4</sub>     | Operating Current (Data Input)    | t <sub>cycle</sub> = 50 ns                                        | -                          | 10  | 20   | _                              | 15  | 30   | mA    |
| I <sub>CCO5</sub>     | Operating Current (Address Input) | t <sub>cycle</sub> = 50 ns                                        | _                          | 10  | 20   | _                              | 15  | 30   | mA    |
| I <sub>CCO7</sub>     | Programming Current               | -                                                                 | -                          | 10  | 20   | -                              | 15  | 30   | mA    |
| I <sub>CCO8</sub>     | Erasing Current                   | -                                                                 | -                          | 10  | 20   | _                              | 15  | 30   | mA    |
| I <sub>CCS1</sub>     | Standby Current (TTL)             | CE = VIH                                                          | -                          | _   | 1    | -                              | -   | 1    | mA    |
| I <sub>CCS2</sub>     | Standby Current (CMOS)            | $\overline{CE} = V_{CC} - 0.2 \text{ V}$                          | -                          | _   | 100  | -                              | -   | 100  | μA    |
| V <sub>OH</sub>       | High Level Output Voltage         | I <sub>OH</sub> = -400 μA                                         | 2.4                        | _   | -    | 2.4                            | -   | -    | V     |
| V <sub>OL</sub>       | Low Level Output Voltage          | I <sub>OL</sub> = 2.1 mA                                          | -                          | _   | 0.4  | -                              | -   | 0.4  | V     |
| I <sub>OL</sub> (R/B) | Output Current of (R/B) Pin       | V <sub>OL</sub> = 0.4 V                                           | _                          | 8   | _    | _                              | 8   | _    | mA    |

1998-11-09 3/32

 $<sup>*2:</sup> V_{CC} = 3.6V \text{ to } 5.5V$ 

<sup>\*3: - 2</sup> V (pulse width  $\leq$  20 ns)

# AC CHARACTERISTICS AND OPERATING CONDITIONS

(Ta = 0° to 70 °C,  $V_{CC}$  = 3.3V  $\pm$  0.3V ,  $V_{CC}$  = 3.0 V to 5.5 V)

| SYMBOL             | PARAMETER                                                                 | MIN      | MAX           | UNIT | NOTE   |
|--------------------|---------------------------------------------------------------------------|----------|---------------|------|--------|
| t <sub>CLS</sub>   | CLE Set-Up Time                                                           | 0        | -             | ns   |        |
| t <sub>CLH</sub>   | CLE Hold Time                                                             | 10       | _             | ns   |        |
| t <sub>CS</sub>    | CE Set-Up Time                                                            | 0        | -             | ns   |        |
| t <sub>CH</sub>    | CE Hold Time                                                              | 10       | -             | ns   |        |
| t <sub>WP</sub>    | Write Pulse Width                                                         | 25       | -             | ns   |        |
| t <sub>ALS</sub>   | ALE Set-Up Time                                                           | 0        | _             | ns   |        |
| t <sub>ALH</sub>   | ALE Hold Time                                                             | 10       | -             | ns   |        |
| t <sub>DS</sub>    | Data Set-Up Time                                                          | 20       | -             | ns   |        |
| t <sub>DH</sub>    | Data Hold Time                                                            | 10       | _             | ns   |        |
| t <sub>WC</sub>    | Write Cycle Time                                                          | 50       | -             | ns   |        |
| t <sub>WH</sub>    | WE High Hold Time                                                         | 15       | -             | ns   |        |
| tww                | WP High to WE Low                                                         | 100      | _             | ns   |        |
| t <sub>RR</sub>    | Ready to RE Falling Edge                                                  | 20       | -             | ns   |        |
| t <sub>RP</sub>    | Read Pulse Width                                                          | 35       | _             | ns   |        |
| t <sub>RC</sub>    | Read Cycle Time                                                           | 50       | -             | ns   |        |
| t <sub>REA</sub>   | RE Access Time (Serial Data Access)                                       | _        | 35            | ns   |        |
| t <sub>CEH</sub>   | CE High Time for interruption of data transfer from cell to register      | 100      | _             | ns   | (2)    |
| t <sub>REAID</sub> | RE Access Time (ID Read)                                                  | _        | 35            | ns   |        |
| t <sub>OH</sub>    | Data Output Hold Time                                                     | 10       | _             | ns   |        |
| t <sub>RHZ</sub>   | RE High to Output High Impedance                                          | -        | 30            | ns   |        |
| t <sub>CHZ</sub>   | CE High to Output High Impedance                                          | -        | 20            | ns   |        |
| t <sub>REH</sub>   | RE High Hold Time                                                         | 15       | -             | ns   |        |
| t <sub>IR</sub>    | Output High Impedance to RE Rising Edge                                   | 0        | _             | ns   |        |
| t <sub>RSTO</sub>  | RE Access Time (Status Read)                                              | -        | 35            | ns   |        |
| t <sub>CSTO</sub>  | CE Access Time (Status Read)                                              | -        | 45            | ns   |        |
| t <sub>RHW</sub>   | RE High to WE Low                                                         | 0        | -             | ns   |        |
| t <sub>WHC</sub>   | WE High to CE Low                                                         | 30       | -             | ns   |        |
| t <sub>WHR</sub>   | WE High to RE Low                                                         | 30       | -             | ns   |        |
| t <sub>AR1</sub>   | ALE Low to RE Low (ID Read)                                               | 100      | -             | ns   |        |
| t <sub>CR</sub>    | CE Low to RE Low (ID Read)                                                | 100      | -             | ns   |        |
| t <sub>R</sub>     | Data transfer from memory cell array to data register                     | -        | 10            | μs   |        |
| t <sub>WB</sub>    | WE High to Busy                                                           | -        | 200           | ns   |        |
| t <sub>AR 2</sub>  | ALE Low to RE Low (Read Cycle)                                            | 50       | -             | ns   |        |
| t <sub>RB</sub>    | RE Last Clock Rising Edge to Busy (in Sequential Read)                    | -        | 200           | ns   |        |
| t <sub>CRY</sub>   | CE High to Ready (at interruption of data transfer from cell to register) | <b>-</b> | 50 + tr (R/B) | ns   | (1)(2) |
| t <sub>RST</sub>   | Device Resetting Time (Read/Program/Erase)                                | -        | 6/10/500      | μS   |        |

# **AC TEST CONDITIONS**

Input level :  $2.4 \text{ V}/0.4 \text{ V} \text{ (Vcc} = 3.3 \text{V} \pm 0.3 \text{V)}$ 

3.4 V / 0.4 V (Vcc = 3.6 V to 5.5 V)

Input pulse rise and fall time : 3ns

1998-11-09 4/32

- Note: (1)  $\overline{CE}$  High to Ready time depends on the pull-up resistor tied to the  $R/\overline{B}$  pin. (Refer to Application Note (7) toward the end of this document.)
  - (2) Sequential Read is terminated when  $t_{CEH}$  is greater than or equal to 100 ns. If the  $\overline{RE}$  to  $\overline{CE}$  delay is less than 30ns,  $R/\overline{B}$  signal stays Ready.



# PROGRAMMING AND ERASING CHARACTERISTICS

(Ta =  $0^{\circ}$  to 70 °C,  $V_{CC}$  = 3.3V  $\pm$  0.3V ,  $V_{CC}$  = 3.0 V to 5.5 V)

| SYMBOL              | PARAMETER                                 | MIN | TYP | MAX                 | UNIT | NOTE |
|---------------------|-------------------------------------------|-----|-----|---------------------|------|------|
| t <sub>PROG</sub>   | Average Programming Time                  |     | 300 | 1000                | μs   |      |
| N                   | Number of Programming Cycles on Same Page |     |     | 10                  |      | (1)  |
| t <sub>BERASE</sub> | BERASE Block Erasing Time                 |     | 2   | 30                  | ms   |      |
| P/E                 | Number of Program/Erase Cycles            |     |     | 1 × 10 <sup>6</sup> |      | (2)  |

- (1) Refer to Application Note (12) toward the end of this document.
- (2) Refer to Application Note (15) toward the end of this document.

1998-11-09 5/32

# **TIMING DIAGRAMS**

# Latch Timing Diagram for Command/Address/Data



# Command Input Cycle Timing Diagram





1998-11-09 6/32

# Address Input Cycle Timing Diagram



# Data Input Cycle Timing Diagram



1998-11-09 7/32

# Serial Read Cycle Timing Diagram



### Status Read Cycle Timing Diagram



1998-11-09 8/32

### Read Cycle (1) Timing Diagram



# Read Cycle (1) Timing Diagram: Interrupted by CE



1998-11-09

9/32

### Read Cycle (2) Timing Diagram



# Read Cycle (3) Timing Diagram(OP=GND input)





Page м

\*\* : OP = GND input :  $D_{OUT}$  527 OP =  $V_{CC}$  input :  $D_{OUT}$  511

: V<sub>IH</sub> or V<sub>IL</sub>

Page M + 1 access



\*\*: OP = GND input: D<sub>OUT</sub> 527 OP = V<sub>CC</sub> input: D<sub>OUT</sub> 511

:  $V_{IH}$  or  $V_{IL}$ 

1998-11-09 11/32

<sup>\*</sup> Read Operation using 00H Command N: 0 to 255

# Sequential Read (3) Timing Diagram (OP=GND input)



<sup>\*</sup> Read Operation using 50H Command N: 0 to 15



1998-11-09 12/32

# Auto Program Operation Timing Diagram



:  $V_{\text{IH}}$  or  $V_{\text{IL}}$  : If data is being output, do not allow any input.

## Auto Block Erase Timing Diagram



1998-11-09 13/32

# ID Read Operation Timing Diagram



1998-11-09 14/32

#### PIN FUNCTIONS

The device is a serial access memory which utilizes time-sharing input of address information. The device pin-outs are configured as shown in Figure 1.

### Command Latch Enable: CLE

The CLE input signal is used to control the acquisition of the operation mode command into the internal command register. The command is latched into the command register from the I/O port on the rising edge of the  $\overline{\text{WE}}$  signal while CLE is High.

#### Address Latch Enable: ALE

The ALE signal is used to control the acquisition of either address information or input data into the internal address/data resistor. Address information is latched on the rising edge of WE if ALE is High. Input data is latched if ALE is Low.

### Chip Enable: CE

The device goes into a low power Standby mode when  $\overline{CE}$  goes High during a Read operation . The  $\overline{CE}$  signal must stay Low during the Read mode Busy state to ensure that memory array data is correctly transferred to the data register. However, the  $\overline{CE}$  signal is ignored when the device is in Busy state (R/ $\overline{B}=L$ ) during a Program or Erase operation, and will not go into Standby mode even if the  $\overline{CE}$  input goes High.

#### Write Enable: WE

The  $\overline{\text{WE}}$  signal is used to control the acquisition of data from the I/O port.

#### Read Enable: RE

The  $\overline{RE}$  signal controls serial data output. Data is available  $t_{REA}$  after the falling edge of  $\overline{RE}$ . The internal column address counter is also incremented (Address + 1) on this falling edge.

#### I/O Port: I/O 1 to 8

The I/O 1 to 8 pins are used as the port for transferring address, command and input/output data to or from the device.

### Write Protect: WP

The  $\overline{WP}$  signal is used to protect the device from accidental programming or erasing. The internal voltage regulator is reset when  $\overline{WP}$  is Low.This signal is usually used for protecting the data during the power on/off sequence when input signals are invalid.

#### Ready/Busy: R/B

The  $R/\overline{B}$  output signal is used to indicate the operating condition of the device. The  $R/\overline{B}$  signal is in Busy state ( $R/\overline{B}=L$ ) during the Program, Erase or Read operations and will return to Ready state ( $R/\overline{B}=H$ ) after completion of the operation. The output buffer for this signal is an open drain.

#### Option Pin: OP

The OP signal is used to change the page size. The device is in 528 byte/page mode when OP = GND, and 512 byte/page mode when OP =  $V_{\rm CC}$ .



Figure 1. Pinout

1998-11-09 15/32

### Schematic Cell Layout and Address Assignment

The Program operation is implemented in a page units while the Erase operation is carried out in block units.



Figure 2. Schematic Cell Layout

A page consists of 528 bytes in which 512 bytes are for main memory and 16 bytes are for redundancy or other uses.

1 Page = 528 bytes 1 Block = 528 bytes  $\times$  16 pages = (8 K + 256) bytes Total Device Density = 528 bytes  $\times$  16 pages  $\times$  512 blocks

The address is read in via the I/O port over three consecutive clock cycles, as shown in Table 1.

Table 1. Addressing

|              | I/O 8 | 1/0 7 | 1/0 6 | I/O 5 | 1/0 4 | I/O 3 | 1/02 | I/O 1 |
|--------------|-------|-------|-------|-------|-------|-------|------|-------|
| First cycle  | A7    | A6    | A5    | A4    | А3    | A2    | A1   | A0    |
| Second cycle | A16   | A15   | A14   | A13   | A12   | A11   | A10  | Α9    |
| Third cycle  | * L   | * L   | *L    | A21   | A20   | A19   | A18  | A17   |

A0 to A7 : column address A9 to A21 : page address ( A13 to A21: block address

All to A21: block address (A9 to A12 : NAND address in block)

- \*: A8 is automatically set to Low or High by a 00H command or a 01H command.
- \*: I/O6 to I/O8 must be set to Low in the third cycle.

### Operation Mode: Logic and Command Tables

The operation modes such as Program, Erase, Read and Reset are controlled by the eleven different command operations shown in Table 3. Address input, command input and data input/output are controlled by the CLE, ALE,  $\overline{\text{CE}}$ ,  $\overline{\text{WE}}$ ,  $\overline{\text{RE}}$  and  $\overline{\text{WP}}$  signals, as shown in Table 2.

Table 2. Logic Table

|                           | CLE | ALE | CE | WE       | RE         | WP |
|---------------------------|-----|-----|----|----------|------------|----|
| Command Input             | н   | L   | L  | F        | н          | *  |
| Data Input                | L   | L   | L  | F        | н          | *  |
| Address Input             | L   | н   | L  | <b>工</b> | Н          | *  |
| Serial Data Output        | L   | L   | L  | н        | <b>₹</b> _ | *  |
| During Programming (Busy) | *   | *   | *  | *        | *          | н  |
| During Erasing (Busy)     | *   | *   | *  | *        | *          | Н  |
| Program, Erase Inhibit    | *   | *   | *  | *        | *          | L  |

H: VIH, L: VIL, \*: VIH or VIL

1998-11-09 16/32

Table 3. Command table (HEX data)

|                   | First Cycle | Second Cycle | Acceptable While Busy |
|-------------------|-------------|--------------|-----------------------|
| Serial Data Input | 80          | _            |                       |
| Read Mode (1)     | 00          | _            |                       |
| Read Mode (2)     | 01          | _            |                       |
| Read Mode (3)     | 50          | _            |                       |
| Reset             | FF          | _            | 0                     |
| Auto Program      | 10          | _            |                       |
| Auto Block Erase  | 60          | D0           |                       |
| Status Read       | 70          | -            | 0                     |
| ID Read           | 90          | -            |                       |

HEX data bit assignment (Example)



Once the device has been set to Read mode by the 00H, 01H or 50H command, additional Read commands are not needed for the following page Read operations. Table 4 shows the operation states for Read mode.

Table 4. Read mode operation states

|                 | CLE | ALE | CE | WE | RE | I/O 1 TO I/O 8 | POWER   |
|-----------------|-----|-----|----|----|----|----------------|---------|
| Output Select   | L   | L   | L  | Н  | L  | Data output    | Active  |
| Output Deselect | L   | L   | L  | Н  | Н  | High impedance | Active  |
| Standby         | L   | ١   | Н  | Н  | *  | High impedance | Standby |

 $H: V_{IH} \ L: V_{IL} \qquad *: \ V_{IH} \ or \ V_{IL}$ 

1998-11-09 17/32

### **DEVICE OPERATION**

## Read Mode (1)

Read mode (1) is set by issuing a 00H command to the command register. Refer to Figure 3 below for timing details and block diagram.



\* When OP is V<sub>CC</sub> Level, column address is up to 511.

When OP is at  $V_{CC}$  Level, column address is up to 511.

# Read Mode (2) CLE CE WE ALE RE Busy R/B Ņ I/O Start address input The operation of the device after input of the 01H command is the same as that of Read mode (1). If the start pointer is to be set after column address 256, use Read mode (2). Read mode (2) initially sets the address pointer to the second half Select page of the page. However, if you read past byte 527 (sequential read), Cell array then output from the next page (N + 1) starts from column address 0,

not address 256.

18/32

1998-11-09

Figure 4. Read mode (2) operation

#### Read Mode (3)

Read mode (3) has the same timing as Read modes (1) and (2) but is used to access information in the extra 16-byte redundancy area of the page. The start pointer is therefore assigned between bytes 512 and 527. Read mode (3) operation is invalid when OP is at  $V_{\rm CC}$  Level.



#### Sequential Read (1)(2)(3)

This mode allows the sequential reading of pages without additional address input. The figure below show each operation of Sequential Read when OP is at Vcc Level.



Sequential Read modes (1) and (2) output the contents of addresses 0 to 527 as shown above, while Sequential Read mode (3) outputs the contents of the redundant address locations only.

When the pointer reach the last address, the device continues to output the data from this address\*\* on each  $\overline{RE}$  clock signal.

\*\* Column address 527 on the last page.

1998-11-09 19/32

#### Status Read

The device automatically implements the execution and verification of the Program and Erase operations. The Status Read function is used to monitor the Ready/Busy status of the device, determine the result (pass/fail) of a Program or Erase operation, and determine whether the device is in Protect mode. The device status is output via the I/O port on the  $\overline{\text{RE}}$  clock after a 70H command input. The resulting information is outlined in Table 5.

Table 5. Status output table

|      | STATUS        | OUTPUT       |                   |  |
|------|---------------|--------------|-------------------|--|
| 1/01 | Pass / Fail   | Pass : '0'   | Fail : '1'        |  |
| 1/02 | Not used      | <b>′</b> 0′  |                   |  |
| 1/03 | Not used      | ′0′          |                   |  |
| 1/04 | Not used      | ′0′          |                   |  |
| 1/05 | Not used      | ′0′          |                   |  |
| 1/06 | Not used      | ′0′          |                   |  |
| 1/07 | Ready / Busy  | Ready : '1'  | Busy : '0'        |  |
| 1/08 | Write protect | Protect :'0' | Not Protect : '1' |  |

The Pass/Fail status on I/O1 is only valid when the device is in the Ready state.

An application example with multiple devices is shown in Figure 6.



Figure 6. Status read timing application example

SYSTEM DESIGN NOTE: If the  $R/\overline{B}$  pin signals of multiple devices are common-wired as shown in the diagram, the Status Read function can be used to determine the status of each individual device.

1998-11-09 20/32

#### Auto Page Program

The device implements the Automatic Page Program operation when it receives a 10H Program command after the address and data have been input. The sequence of command, address and data input is shown below. (Refer to the detailed timing chart.)



### Auto Block Erase

The Auto Block Erase operation starts on the rising edge of WE after the Erase Start command D0H which follows the Erase Set-Up command 60H. This two-cycle process for Erase operations acts as an extra layer of protection from accidental erasure of data due to external noise. The device automatically executes the Erase and Verify operations.



1998-11-09 21/32

### Reset

The Reset mode stops all operations. For example, in the case of a Program or Erase operation the regulated voltage is discharged to 0 volts and the device will go into Wait state. The address and data registers are set as follows after a Reset:

Address Register : All '0'
Data Register : All '1'
Operation Mode : Wait State

The response after an FFH Reset command is input during the various operations are as follows:

#### ① When a Reset (FFH) command is input during programming



#### When a Reset (FFH) command is input during erasing



#### 3 When a reset (FFH) command is input during a Read operation



#### © When a Status Read command (70H) is input after a Reset



### 6 When two or more Reset command are input in succession



1998-11-09 22/32

### ID Read

The TC58V32 contains ID codes which identify the device type and the manufacturer. The ID codes can be read out using the following timing conditions:



For the specification of the access times  $t_{\text{REAID}}$ ,  $t_{\text{CR}}$  and  $t_{\text{AR1}}$  refer to the AC Characteristics.

Table 6. Code table

|             | I/O 8 | 1/07 | 1/0 6 | I/O 5 | I/O 4 | I/O 3 | I/O 2 | I/O 1 | HEX DATA |
|-------------|-------|------|-------|-------|-------|-------|-------|-------|----------|
| Maker code  | 1     | 0    | 0     | 1     | 1     | 0     | 0     | 0     | 98H      |
| Device code | 1     | 1    | 1     | 0     | 0     | 1     | 0     | 1     | E5H      |

1998-11-09 23/32

### **APPLICATION NOTES AND COMMENTS**

#### (1) Prohibition of unspecified commands

The operation commands are listed in Table 3. Data input as a command other than the specified commands in Table 3 is prohibited. Stored data may be corrupted if an unspecified command is entered during the command cycle.

#### (2) Restriction of command while Busy state

During Busy state, do not input any command except 70H and FFH.

#### (3) Pointer control for 00H, 01H, 50H

The device has three read modes which set the destination of the pointer. Table 7 shows the destination of the pointer, and figure 14 shows the block diagram of their operations.

Table 7. Pointer Destination

| READ MODE | COMMAND | POINTER    |
|-----------|---------|------------|
| (1)       | 00Н     | 0 to 255   |
| (2)       | 01H     | 256 to 511 |
| (3)       | 50H     | 512 to 527 |



Figure 8. Pointer control

The pointer is set to region A by the 00H command, to region B by the 01H command, and to region C by the 50H command.

#### (Example)

The 00H command needs to be input to set the pointer back to region 'A' when the pointer points to region C.



For programming into region C only, set the start point to region C with the 50H command.



1998-11-09 24/32

### (4) Acceptable commands after Serial Input command 80H

Once the Serial Input command (80H) has been input, do not input any command other than the Program Execution command 10H or the reset command FFH.



If a command other than 10H or FFH is input, the program operation is not performed.



### (5) Status Read during the Read operation



The device status can be read out by inputting the Status Read command (70H). Once the device has been set to the Status Read mode by the 70H command, the device will not return to Read mode.

Therefore, a Status Read during the Read mode is prohibited.

However, if the Read command (00H) is input during [A], the Status Read mode will be terminated, and the device will return to the Read mode. Then, data output will start from address N without address input.

### (6) Auto programming failure



1998-11-09 25/32

## (7) $R/\overline{B}$ : termination for the Ready/Busy pin $(R/\overline{B})$

A pull-up resistor needs to be used for termination because the  $R/\overline{B}$  buffer consists of an open drain circuit.



This data may vary by device. We recommend that you use this data as a reference when selecting a resistor value.



# (8) Status after Power On

The following sequence is necessary because same input signals may not be stable at power on.



### (9) Power On/Off Sequence:

The  $\overline{WP}$  signal is useful for protecting against data corruption at power on / off. The following timing sequence is necessary :



Figure 10. Power On/Off Sequence

1998-11-09 26/32

# (10) Note regarding $\overline{\mathrm{WP}}$ Signal

The Erase and Program operations are compulsively reset when  $\overline{WP}$  goes Low. The Operations are enable and disable as follows:

### **Enable Programming**



### Disable Programming



### **Enable Erasing**



# Disable Erasing



1998-11-09 27/32

# (11) When four address cycles are input

Although the device may acquire the fourth address, it is ignored inside the chip.

## Read operation



Internal read operation starts when  $\overline{WE}\,$  goes High in the third cycle.

# Program operation



1998-11-09 28/32

### (12) Divided program in the same page (Partial page program)

The device allows a page to be divided into 10 segments (maximum) with each page segment programmed individually as follows:

The first programming Column A Column B Data Pattern 1 Page N The second programming Column C Column D Page N Data Pattern 2 The third programming Column F Page N Data Pattern 3 Result Column A Column B Column C Column D Data Pattern 1 Data Pattern 2 Data Pattern 3 Page N '1' Figure 11.

Note: The input data for unprogrammed or previously programmed page segments must be '1'. (i.e. Mask all page bytes outside the segment to be programmed with '1' data.)

### (13) Note regarding the RE Signal

The internal column address counter is incremented synchronously with the  $\overline{RE}$  clock in the read mode. Therefore, once the device has been set to read mode by a 00H, 01H or 50H command, the internal column address counter is incremented by the  $\overline{RE}$  clock independently of (before or after) the address input. Assuming that the  $\overline{RE}$  clocks are inputted before address input and the pointer reaches the last column address, internal read operation (array  $\rightarrow$  register) will occur and the device will be in Busy state.



Therefore, RE clocks must occur after the address input.

1998-11-09 29/32

#### (14) Invalid block (bad block)

The device contains unusable blocks. Therefore, the following issues must be recongnized:



Figure. 12

Check if the device has any bad blocks after device installation into the system. Do not try to access bad blocks. A bad block does not affect the performance of good blocks becasue it is isolated from the bit line by the select gate.

The number of valid blocks is as follows:

Table 8.

|                           | MIN | TYP | MAX | UNIT  |
|---------------------------|-----|-----|-----|-------|
| Valid (Good) Block Number | 502 | 508 | 512 | Block |

Figure 14 shows the bad block test flow.

### (15) Failure Phenomena for Program and Erase Operations.

The device may fail during program or erase operation.

The following possible failure modes should be considered when inplementing a highly reliable system.

| FAILURE MODE |                 | DETECTION AND COUNTERMEASURE SEQUENCE                  |  |  |
|--------------|-----------------|--------------------------------------------------------|--|--|
| Block        | Erase Failure   | Status Read after Erase $ ightarrow$ Block Replacement |  |  |
| Page         | Program Failure | Status Read after Prog. $ ightarrow$ Block Replacement |  |  |
| Single Bit*  | Program Failure | (1) Block Verify after Prog. $\rightarrow$ Retry       |  |  |
|              | '1' → '0'       | (2) ECC                                                |  |  |

- \* : (1) or (2)
- ECC : Error Correcting code → Hamming Code etc. Example : 1 bit correction & 2 bit detection.
- Block Replacement

#### **Program**



When an error happens in Block A, try to reprogram the data into another (Block B) by loading from an external buffer. Then, prevent further system accesses to Block A (by creating a bad block table or by using an another appropriate scheme).

#### <u>Erase</u>

When an error occurs for an erase operation, prevent future accesses to this bad block (again by creating a table within the system or by using other appropriate scheme).

1998-11-09 30/32

# **BAD BLOCK TEST FLOW**

C : Checker board pattern
C : Invert checker board pattern
Blank check : 1 Block read (FFH)



Figure 14.

1998-11-09 31/32

# **PACKAGE DIMENSIONS**

 $TSOP \hspace{0.1cm} \mathbb{I} \hspace{0.1cm} 44/40\text{-P-}400\text{-}0.80B$ 

UNITS: mm









1998-11-09 32/32