## SYNCHRONOUS BURST SRAM PIPELINED OUTPUT ## 128K x 36 SRAM 256K x 18 SRAM +3.3V SUPPLY, FULLY REGISTERED #### **FEATURES** - Fast access times: 2.5, and 3.5ns - Fast clock speed: 250, 225, 200, and 166MHz - 1ns setup time and hold time - Fast OE# access times: 2.5ns and 3.5ns - Optimal for depth expansion (one cycle chip deselect to eliminate bus contention) - 3.3V -5% and +10% power supply - 3.3V or 2.5V I/O supply - 5V tolerant inputs except I/O's - Clamp diodes to VSS at all inputs and outputs - Common data inputs and data outputs - BYTE WRITE ENABLE and GLOBAL WRITE control - Three chip enables for depth expansion and address pipeline - · Address, data and control registers - Internally self-timed WRITE CYCLE - Burst control pins (interleaved or linear burst sequence) - Automatic power-down for portable applications - JTAG boundary scan - JEDEC standard pinout - Low profile 119 lead, 14mm x 22mm BGA (Ball Grid Array) and 100 pin TQFP packages | OPTIONS | MARKING | |----------------------------------------|--------------| | <ul> <li>Clock Cycle Timing</li> </ul> | | | 4.0ns (250MHz) | -4 | | 4.4ns (225MHz) | -4.4 | | 5.0ns (200MHz) | -5 | | 6.0ns (166MHz) | -6 | | <ul> <li>Configurations</li> </ul> | | | 128K x 36 | GVT71128DA36 | | 256K x 18 | GVT71256DA18 | | <ul> <li>Packages</li> </ul> | | | 119-lead BGA | В | | 100-pin TQFP | T | #### **GENERAL DESCRIPTION** The Galvantech Synchronous Burst SRAM family employs high-speed, low power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high valued resistors. The GVT71128DA36 and GVT71256DA18 SRAMs integrate 131,072x36 and 262,144x18 SRAM cells with advanced synchronous peripheral circuitry and a 2-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered clock input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining chip enable (CE#), depth-expansion chip enables (CE2# and CE2), burst control inputs (ADSC#, ADSP#, and ADV#), write enables (BWa#, BWb#, BWc#, BWd#, and BWE#), and global write (GW#). Asynchronous inputs include the output enable (OE#) and burst mode control (MODE). The data outputs (Q), enabled by OE#, are also asynchronous. Addresses and chip enables are registered with either address status processor (ADSP#) or address status controller (ADSC#) input pins. Subsequent burst addresses can be internally generated as controlled by the burst advance pin (ADV#) Address, data inputs, and write controls are registered onchip to initiate self-timed WRITE cycle. WRITE cycles can be one to four bytes wide as controlled by the write control inputs. Individual byte write allows individual byte to be written. BWa# controls DQa. BWb# controls DQb. BWc# controls DQc. BWd# controls DQd. BWa#, BWb# BWc#, and BWd# can be active only with BWE# being LOW. GW# being LOW causes all bytes to be written. The x18 version only has 18 data inputs/outputs (DQa and DQb) along with BWa# and BWb# (no BWc#, BWd#, DQc, and DQd). Four pins are used to implement JTAG test capabilities: test mode select (TMS), test data-in (TDI), test clock (TCK), and test data-out (TDO). The JTAG circuitry is used to serially shift data to and from the device. JTAG inputs use LVTTL/LVCMOS levels to shift data during this testing mode of operation. The GVT71128DA36 and GVT71256DA18 operate from a +3.3V power supply. All inputs and outputs are LVTTL compatible #### 128K X 36 FUNCTIONAL BLOCK DIAGRAM #### 256K X 18 FUNCTIONAL BLOCK DIAGRAM **NOTE:** The Functional Block Diagram illustrates simplified device operation. See Truth Table, pin descriptions and timing diagrams for detailed information. #### 128K X 36 PIN ASSIGNMENT (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | # # # # # # # # # # # # # # # # # # # | | |---|------|-------|-------|--------|-------|------|------|-------------------------------------------------------------|----| | A | VCCQ | A | A | ADSP# | A | A | vccq | DQc 1 80 DQt | b | | В | NC | CE2 | A | ADSC# | A | CE2# | NC | DQc | | | C | NC | A | A | VCC | A | A | NC | VCCQ | | | D | DQc | DQc | VSS | NC | VSS | DQb | DQb | DQc 6 | b | | E | DQc | DQc | VSS | CE# | VSS | DQb | DQb | DQc | | | F | VCCQ | DQc | VSS | OE# | VSS | DQb | VCCQ | DQc 9 72 DQt VSS 10 71 VSS | | | G | DQc | DQc | BWc# | ADV# | BWb# | DQb | DQb | VCCQ | | | Н | DQc | DQc | VSS | GW# | VSS | DQb | DQb | DQc ☐ 13 68 ☐ DQt | b | | J | VCCQ | VCC | NC | VCC | NC | VCC | VCCQ | NC | 3 | | K | DQd | DQd | VSS | CLK | VSS | DQa | DQa | NC | ) | | L | DQd | DQd | BWd# | NC | BWa# | DQa | DQa | DQd 18 65 DQa DQd 19 62 DQd | | | M | VCCQ | DQd | VSS | BWE# | VSS | DQa | VCCQ | VCCQ | CQ | | N | DQd | DQd | VSS | A1 | VSS | DQa | DQa | VSS | | | P | DQd | DQd | VSS | A0 | VSS | DQa | DQa | DQd | | | R | NC | A | MODE | VCC | NC | A | NC | DQd 25 56 DQc VSS 726 55 VSS | а | | T | NC | NC | A | A | A | NC | ZZ | VCCQ 27 54 VCC | CQ | | U | vccq | TMS | TDI | TCK | TDO | NC | VCCQ | DQd | а | | | 7 | гор у | TEW 1 | 19 LEA | D BGA | | / | 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 | - | ## GALVANTECH, INC. ## GVT71128DA36/GVT71256DA18 128K X 36/256K X 18 SYNCHRONOUS SRAM #### 128K X 36 PIN DESCRIPTIONS | X36 BGA PINS | X36 QFP PINS | SYMBOL | TYPE | DESCRIPTION | |-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4P<br>4N<br>2A, 3A, 5A, 6A, 3B, 5B, 2C,<br>3C, 5C, 6C, 2R, 6R, 3T, 4T,<br>5T | 37<br>36<br>35, 34, 33, 32, 100,<br>99, 82, 81, 44, 45, 46,<br>47, 48, 49, 50 | A0<br>A1<br><b>A</b> | Input-<br>Synchronous | Addresses: These inputs are registered and must meet the setup and hold times around the rising edge of CLK. The burst counter generates internal addresses associated with A0 and A1, during burst cycle and wait cycle. | | 5L<br>5G<br>3G<br>3L | 93<br>94<br>95<br>96 | BWa#<br>BWb#<br>BWc#<br>BWd# | Input-<br>Synchronous | Byte Write: A byte write is LOW for a WRITE cycle and HIGH for a READ cycle. BWa# controls DQa. BWb# controls DQb. BWc# controls DQc. BWd# controls DQd. Data I/O are high impedance if either of these inputs are LOW, conditioned by BWE# being LOW. | | 4M | 87 | BWE# | Input-<br>Synchronous | Write Enable: This active LOW input gates byte write operations and must meet the setup and hold times around the rising edge of CLK. | | 4H | 88 | GW# | Input-<br>Synchronous | Global Write: This active LOW input allows a full 36-bit WRITE to occur independent of the BWE# and BWn# lines and must meet the setup and hold times around the rising edge of CLK. | | 4K | 89 | CLK | Input-<br>Synchronous | Clock: This signal registers the addresses, data, chip enables, write control and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. | | 4E | 98 | CE# | Input-<br>Synchronous | Chip Enable: This active LOW input is used to enable the device and to gate ADSP#. | | 6B | 92 | CE2# | Input-<br>Synchronous | Chip Enable: This active LOW input is used to enable the device. | | 2B | 97 | CE2 | input-<br>Synchronous | Chip enable: This active HIGH input is used to enable the device. | | 4F | 86 | OE# | Input | Output Enable: This active LOW asynchronous input enables the data output drivers. | | 4G | 83 | ADV# | Input-<br>Synchronous | Address Advance: This active LOW input is used to control the internal burst counter. A HIGH on this pin generates wait cycle (no address advance). | | 4A | 84 | ADSP# | Input-<br>Synchronous | Address Status Processor: This active LOW input, along with CE# being LOW, causes a new external address to be registered and a READ cycle is initiated using the new address. | | 4B | 85 | ADSC# | Input-<br>Synchronous | Address Status Controller: This active LOW input causes device to be de-selected or selected along with new external address to be registered. A READ or WRITE cycle is initiated depending upon write control inputs. | | 3R | 31 | MODE | Input-<br>Static | Mode: This input selects the burst sequence. A LOW on this pin selects LINEAR BURST. A NC or HIGH on this pin selects INTERLEAVED BURST. | | 7T | 64 | ZZ | Input-<br>Asynchronou<br>s | Snooze: This active HIGH input puts the device in low power consumption standby mode. For normal operation, this input has to be either LOW or NC (No Connect). | | (a) 6P, 7P, 7N, 6N, 6M, 6L,<br>7L, 6K, 7K,<br>(b) 7H, 6H, 7G, 6G, 6F, 6E,<br>7E, 7D, 6D,<br>(c) 2D, 1D, 1E, 2E, 2F, 1G, | (a) 51, 52, 53, 56, 57,<br>58, 59, 62, 63<br>(b) 68, 69, 72, 73, 74,<br>75, 78, 79, 80<br>(c) 1, 2, 3, 6, 7, 8, 9, | DQa<br>DQb<br>DQc | Input/<br>Output | Data Inputs/Outputs: First Byte is DQa. Second Byte is DQb. Third Byte is DQc. Fourth Byte is DQd. Input data must meet setup and hold times around the rising edge of CLK. | | 2G, 1H, 2H,<br>(d) 1K, 2K, 1L, 2L, 2M, 1N,<br>2N, 1P, 2P | 12, 13<br>(d) 18, 19, 22, 23, 24, 25, 28, 29, 30 | DQd | | | | 2U<br>3U<br>4U | 38<br>39<br>43 | TMS<br>TDI<br>TCK | Input | IEEE 1149.1 test inputs. LVTTL-level inputs. | | 5U | 42 | TDO | Output | IEEE 1149.1 test output. LVTTL-level output. | | 4C, 2J, 4J, 6J, 4R | 15, 41,65, 91 | VCC | Supply | Core power Supply: +3.3V -5% and +10% | | 3D, 5D, 3E, 5E, 3F, 5F, 3H,<br>5H, 3K, 5K, 3M, 5M, 3N,<br>5N, 3P, 5P | 5, 10, 17, 21, 26, 40,<br>55, 60, 67, 71, 76, 90 | VSS | Ground | Ground: GND. | | 1A, 7A, 1F, 7F, 1J, 7J, 1M,<br>7M, 1U, 7U | 4, 11, 20, 27, 54, 61,<br>70, 77 | VCCQ | I/O Supply | Output Buffer Supply: +3.3V (from 2.375V to VCC) | | 1B, 7B, 1C, 7C, 4D, 3J, 5J,<br>4L, 1R, 5R, 7R, 1T, 2T, 6T,<br>6U | 14, 16, 66 | NC | - | No Connect: These signals are not internally connected. | #### 256K X 18 PIN ASSIGNMENT (Top View) A A A CE# CE2 NC CE2# CCE2# CCE2# CCC CC CCC CCC CCC CCC ACC CCC ACC CCC ACC AC \_\_\_\_\_ 1 2 3 4 5 6 7 NC 🗆 80 A 79 NC NC 2 NC 3 CCQ 4 VCCQ ADSP# VCCQ Α Α Α Α Α 78 NC В NC CE2 A ADSC# A CE2# NC VCCO 77 VCCQ VSS □ 5 76 VSS C NC VCC NC Α Α Α Α 75 NC 74 DQa 6 NC 7 D DQb NC VSS NC VSS DQa NC NC DQb 8 73 DQa Е NC VSS VSS NC DQa DOb CE# 9 10 DQb 72 DQa VSS 71 VSS F VCCQ NC VSS OE# VSS DQa VCCQ VCCQ □ 11 70 VCCQ DQb 69 NC NC 12 DQa G DOb BWb# ADV# VSS DQa 13 DQb 68 □ DQa Н DQb NC VSS GW# VSS DQa NC NC 🗆 14 67 VSS 15 16 66 NC 65 VCC VCC VCCO VCC VCC NC VCC VCCO J NC 100-pin TQFP NC K NC DQb VSS CLK VSS NC DQa VSS □ 17 64 ZZ 63 DQa NC BWa# NC L DOb NC VSS DOa 62 DQa VCCQ □20 61 VCCQ M VCCQ DQb VSS BWE# VSS NC VCCQ 21 60 VSS 59 DQa VSS VSS DQb N DOb NC VSS A1 DQa NC 22 58 DQa DQb 23 P NC DQb VSS A0 VSS NC DQa DQb **2**4 57 NC NC 25 56 NC NC R NC Α MODE VCC NC Α VSS ☐26 55 VSS T NC A A NC A A ZZVCCQ 27 54 VCCQ 53 NC NC 28 VCCQ U VCCO TMS TDI **TCK** TDO NC NC 29 52 NC NC 30 51 NC **TOP VIEW 119 LEAD BGA** 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 444444 #### 256K X 18 PIN DESCRIPTIONS | X18 BGA PINS | X18 QFP PINS | SYMBOL | TYPE | DESCRIPTION | |----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4P<br>4N<br>2A, 3A, 5A, 6A, 3B, 5B,<br>2C, 3C, 5C, 6C, 2R,<br>6R, 2T, 3T, 5T, 6T | 37<br>36<br>35, 34, 33, 32, 100,<br>99, 82, 81, 80, 48, 47,<br>46, 45, 44, 49, 50 | A0<br>A1<br><b>A</b> | Input-<br>Synchronous | Addresses: These inputs are registered and must meet the setup and hold times around the rising edge of CLK. The burst counter generates internal addresses associated with A0 and A1, during burst cycle and wait cycle. | | 5L<br>3G | 93<br>94 | BWa#<br>BWb# | Input-<br>Synchronous | Byte Write Enables: A byte write enable is LOW for a WRITE cycle and HIGH for a READ cycle. BWa# controls DQa. BWb# controls DQb. Data I/O are high impedance if either of these inputs are LOW, conditioned by BWE# being LOW. | | 4M | 87 | BWE# | Input-<br>Synchronous | Write Enable: This active LOW input gates byte write operations and must meet the setup and hold times around the rising edge of CLK. | | 4H | 88 | GW# | Input-<br>Synchronous | Global Write: This active LOW input allows a full 18-bit WRITE to occur independent of the BWE# and WEn# lines and must meet the setup and hold times around the rising edge of CLK. | | 4K | 89 | CLK | Input-<br>Synchronous | Clock: This signal registers the addresses, data, chip enables, write control and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. | | 4E | 98 | CE# | Input-<br>Synchronous | Chip Enable: This active LOW input is used to enable the device and to gate ADSP#. | | 6B | 92 | CE2# | Input-<br>Synchronous | Chip Enable: This active LOW input is used to enable the device. | | 2B | 97 | CE2 | input-<br>Synchronous | Chip enable: This active HIGH input is used to enable the device. | | 4F | 86 | OE# | Input | Output Enable: This active LOW asynchronous input enables the data output drivers. | #### 256K X 18 PIN DESCRIPTIONS (continued) | X18 BGA PINS | X18 QFP PINS | SYMBOL | TYPE | DESCRIPTION | |--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4G | 83 | ADV# | Input-<br>Synchronous | Address Advance: This active LOW input is used to control the internal burst counter. A HIGH on this pin generates wait cycle (no address advance). | | 4A | 84 | ADSP# | Input-<br>Synchronous | Address Status Processor: This active LOW input, along with CE# being LOW, causes a new external address to be registered and a READ cycle is initiated using the new address. | | 4B | 85 | ADSC# | Input-<br>Synchronous | Address Status Controller: This active LOW input causes device to be de-selected or selected along with new external address to be registered. A READ or WRITE cycle is initiated depending upon write control inputs. | | 3R | 31 | MODE | Input-<br>Static | Mode: This input selects the burst sequence. A LOW on this pin selects LINEAR BURST. A NC or HIGH on this pin selects INTERLEAVED BURST. | | <b>7</b> T | 64 | ZZ | Input-<br>Asynchronou<br>s | Snooze: This active HIGH input puts the device in low power consumption standby mode. For normal operation, this input has to be either LOW or NC (No Connect). | | (a) 6D, 7E, 6F, 7G, 6H,<br>7K, 6L, 6N, 7P<br>(b) 1D, 2E, 2G, 1H, 2K,<br>1L, 2M, 1N, 2P | (a) 58, 59, 62, 63, 68, 69, 72, 73, 74<br>(b) 8, 9, 12, 13, 18, 19, 22, 23, 24 | DQa<br>DQb | Input/<br>Output | Data Inputs/Outputs: Low Byte is DQa. High Byte is DQb. Input data must meet setup and hold times around the rising edge of CLK. | | 2U<br>3U<br>4U | 38<br>39<br>43 | TMS<br>TDI<br>TCK | Input | IEEE 1149.1 test inputs. LVTTL-level inputs. | | 5U | 42 | TDO | Output | IEEE 1149.1 test output. LVTTL-level output. | | 4C, 2J, 4J, 6J, 4R | 15, 41,65, 91 | VCC | Supply | Core power Supply: +3.3V -5% and +10% | | 3D, 5D, 3E, 5E, 3F, 5F, 5G,<br>3H, 5H, 3K, 5K, 3L, 3M,<br>5M, 3N, 5N, 3P, 5P | 5, 10, 17, 21, 26, 40, 55, 60, 67, 71, 76, 90 | VSS | Ground | Ground: GND. | | 1A, 7A, 1F, 7F, 1J, 7J, 1M,<br>7M, 1U, 7U | 4, 11, 20, 27, 54, 61,<br>70, 77 | VCCQ | I/O Supply | Output Buffer Supply: +3.3V (from 2.375V to VCC) | | 1B, 7B, 1C, 7C, 2D, 4D, 7D,<br>1E, 6E, 2F, 1G, 6G, 2H, 7H,<br>3J, 5J, 1K, 6K, 2L, 4L, 7L,<br>6M, 2N, 7N, 1P, 6P, 1R, 5R,<br>7R, 1T, 4T, 6U | 28-30, 51-53, 56, 57, 66, 75, 78, 79, 80, 95, | NC | - | No Connect: These signals are not internally connected. | #### **BURST ADDRESS TABLE (MODE = NC/VCC)** | First Address<br>(external) | Second Address<br>(internal) | Third Address<br>(internal) | Fourth Address<br>(internal) | | | | |-----------------------------|------------------------------|-----------------------------|------------------------------|--|--|--| | AA00 | AA01 | AA10 | AA11 | | | | | AA01 | AA00 | AA11 | AA10 | | | | | AA10 | AA11 | AA00 | AA01 | | | | | AA11 | AA10 | AA01 | AA00 | | | | #### **BURST ADDRESS TABLE (MODE = GND)** | First Address<br>(external) | Second Address<br>(internal) | Third Address<br>(internal) | Fourth Address<br>(internal) | |-----------------------------|------------------------------|-----------------------------|------------------------------| | AA00 | AA01 | AA10 | AA11 | | AA01 | AA10 | AA11 | AA00 | | AA10 | AA11 | AA00 | AA01 | | AA11 | AA00 | AA01 | AA10 | #### TRUTH TABLE | OPERATION | ADDRESS<br>USED | CE# | CE2# | CE2 | ADSP# | ADSC# | ADV# | WRITE# | OE# | CLK | DQ | |------------------------------|-----------------|-----|------|-----|-------|-------|------|--------|-----|-----|--------| | Deselected Cycle, Power Down | None | Н | X | Χ | Χ | L | Χ | X | Χ | L-H | High-Z | | Deselected Cycle, Power Down | None | L | X | L | L | X | Χ | X | Χ | L-H | High-Z | | Deselected Cycle, Power Down | None | L | Н | Χ | L | X | Χ | X | Χ | L-H | High-Z | | Deselected Cycle, Power Down | None | L | X | L | Н | L | Χ | X | Χ | L-H | High-Z | | Deselected Cycle, Power Down | None | L | Н | Χ | Н | L | Χ | X | Χ | L-H | High-Z | | READ Cycle, Begin Burst | External | L | L | Н | L | X | Χ | X | L | L-H | Q | | READ Cycle, Begin Burst | External | L | L | Н | L | X | Χ | X | Н | L-H | High-Z | | WRITE Cycle, Begin Burst | External | L | L | Н | Н | L | Χ | L | Χ | L-H | D | | READ Cycle, Begin Burst | External | L | L | Н | Н | L | Χ | Н | L | L-H | Q | | READ Cycle, Begin Burst | External | L | L | Н | Н | L | Χ | Н | Н | L-H | High-Z | | READ Cycle, Continue Burst | Next | X | X | Χ | Н | Н | L | Н | L | L-H | Q | | READ Cycle, Continue Burst | Next | X | X | Χ | Н | Н | L | Н | Н | L-H | High-Z | | READ Cycle, Continue Burst | Next | Н | X | Χ | Χ | Н | L | Н | L | L-H | Q | | READ Cycle, Continue Burst | Next | Н | X | Χ | Χ | Н | L | Н | Н | L-H | High-Z | | WRITE Cycle, Continue Burst | Next | X | X | Χ | Н | Н | L | L | Χ | L-H | D | | WRITE Cycle, Continue Burst | Next | Н | X | Χ | X | Н | L | L | Χ | L-H | D | | READ Cycle, Suspend Burst | Current | X | X | Χ | Н | Н | Н | Н | L | L-H | Q | | READ Cycle, Suspend Burst | Current | X | X | Χ | Н | Н | Н | Н | Н | L-H | High-Z | | READ Cycle, Suspend Burst | Current | Н | Х | Χ | X | Н | Н | Н | L | L-H | Q | | READ Cycle, Suspend Burst | Current | Н | Х | Χ | X | Н | Н | Н | Н | L-H | High-Z | | WRITE Cycle, Suspend Burst | Current | X | Х | Χ | Н | Н | Н | L | Х | L-H | D | | WRITE Cycle, Suspend Burst | Current | Н | X | Χ | Х | Н | Н | L | Х | L-H | D | Note: - 1. X means "don't care." H means logic HIGH. L means logic LOW. - For X36 product, WRITE# = L means [BWE# + BWa#\*BWb#\*BWc#\*BWd#]\*GW# equals LOW. WRITE# = H means [BWE# + BWa#\*BWb#\*BWc#\*BWd#]\*GW# equals HIGH. - For X18 product, WRITE# = L means [BWE# + BWa#\*BWb#]\*GW# equals LOW. WRITE# = H means [BWE# + BWa#\*BWb#]\*GW# equals HIGH. - 2. BWa# enables write to DQa. BWb# enables write to DQb. BWc# enables write to DQc. BWd# enables write to DQd. - 3. All inputs except OE# must meet setup and hold times around the rising edge (LOW to HIGH) of CLK. - 4. Suspending burst generates wait cycle. - 5. For a write operation following a read operation, OE# must be HIGH before the input data required setup time plus High-Z time for OE# and staying HIGH throughout the input data hold time. - 6. This device contains circuitry that will ensure the outputs will be in High-Z during power-up. - ADSP# LOW along with chip being selected always initiates a READ cycle at the L-H edge of CLK. A WRITE cycle can be performed by setting WRITE# LOW for the CLK L-H edge of the subsequent wait cycle. Refer to WRITE timing diagram for clarification. #### PARTIAL TRUTH TABLE FOR READ/WRITE | FUNCTION | GW# | BWE# | BWa# | BWb# | BWc# | BWd# | |-----------------|-----|------|------|------|------|------| | READ | Н | Н | Х | Х | Х | Х | | READ | Н | L | Н | Н | Н | Н | | WRITE one byte | Н | L | L | Н | Н | Н | | WRITE all bytes | Н | L | L | L | L | L | | WRITE all bytes | L | Χ | Χ | Χ | Χ | Χ | Note: For X18 product, There are only BWa# and BWb#. ## GALVANTECH, INC. ## GVT71128DA36/GVT71256DA18 128K X 36/256K X 18 SYNCHRONOUS SRAM #### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on VCC Supply Relative to | VSS0.5V to +4.6V | |-----------------------------------|------------------| | V <sub>IN</sub> | 0.5V to VCC+0.5V | | Storage Temperature (plastic) | | | Junction Temperature | +150° | | Power Dissipation | 1.0W | | Short Circuit Output Current | 50mA | \*Stresses greater than those listed uunder "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### DC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS $(0^{\circ}C \le T_a \le 70^{\circ}C; VCC = 3.3V - 5\% \text{ and } +10\% \text{ unless otherwise noted})$ | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |--------------------------------------|-------------------------------------------------|------------------|-------|---------|-------|-------| | Input High (Logic 1) Voltage | Data Inputs (DQx) | V <sub>IHD</sub> | 2.0 | VCC+0.3 | V | 1,2 | | | All Other Inputs | $V_{IH}$ | 2.0 | 4.6 | V | 1,2 | | Input Low (Logic 0) Voltage | | V <sub>II</sub> | -0.5 | 0.8 | V | 1, 2 | | Input Leakage Current | $0V \le V_{IN} \le VCC$ | ILI | -5 | 5 | uA | | | MODE and ZZ Input Leakage<br>Current | $0V \le V_{IN} \le VCC$ | IL <sub>I</sub> | -30 | 30 | uA | 6 | | Output Leakage Current | Output(s) disabled, 0V ≤ V <sub>OUT</sub> ≤ VCC | ILO | -5 | 5 | uA | | | Output High Voltage | I <sub>OH</sub> = -5.0mA | V <sub>OH</sub> | 2.4 | | V | 1 | | Output Low Voltage | I <sub>OL</sub> = 8.0mA | V <sub>OL</sub> | | 0.4 | V | 1 | | Supply Voltage | | VCC | 3.135 | 3.6 | V | 1 | | I/O Supply Voltage | | VCCQ | 3.135 | VCC | V | 1 | | DESCRIPTION | CONDITIONS | SYM | TYP | -4 | -4.4 | -5 | -6 | UNITS | NOTES | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|------|-----|-----|-------|-----------| | Power Supply<br>Current: Operating | Device selected; all inputs ≤ V <sub>IL</sub> or ≥ V <sub>IH</sub> ;cycle time ≥ <sup>t</sup> KC MIN; VCC =MAX; outputs open | Icc | 150 | 450 | 400 | 360 | 300 | mA | 3, 12, 13 | | CMOS Standby | Device deselected; VCC = MAX;<br>all inputs ≤ VSS +0.2 or ≥VCC -0.2;<br>all inputs static; CLK frequency = 0 | I <sub>SB2</sub> | 5 | 10 | 10 | 10 | 10 | mA | 12,13 | | TTL Standby | Device deselected; all inputs $\leq V_{IL}$ or $\geq V_{IH}$ ; all inputs static; VCC = MAX; CLK frequency = 0 | I <sub>SB3</sub> | 10 | 20 | 20 | 20 | 20 | mA | 12,13 | | Clock Running | Device deselected;<br>all inputs $\leq$ V <sub>IL</sub> or $\geq$ V <sub>IH</sub> ; VCC = MAX;<br>CLK cycle time $\geq$ <sup>t</sup> KC MIN | I <sub>SB4</sub> | 40 | 140 | 125 | 110 | 90 | mA | 12,13 | #### AC ELECTRICAL CHARACTERISTICS (Note 5) (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C; VCC = 3.3V -5% and +10%) | DESCRIPTION | | - 4<br>250MHz | | - 4.4<br>225MHz | | - 5<br>200MHz | | - 6<br>166MHz | | | | |-------------------------------|-------------------|---------------|-----|-----------------|-----|---------------|-----|---------------|-----|-------|--------| | | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Clock | | | | | | | | | | | | | Clock cycle time | tKC | 4.0 | | 4.4 | | 5.0 | | 6.0 | | ns | | | Clock HIGH time | t <sub>KH</sub> | 1.6 | | 1.7 | | 2.0 | | 2.4 | | ns | | | Clock LOW time | <sup>t</sup> KL | 1.6 | | 1.7 | | 2.0 | | 2.4 | | ns | | | Output Times | | | | | • | | | | | | | | Clock to output valid | <sup>t</sup> KQ | | 2.5 | | 2.5 | | 2.5 | | 3.5 | ns | | | Clock to output invalid | tKQX | 1.25 | | 1.25 | | 1.25 | | 1.25 | | ns | | | Clock to output in Low-Z | <sup>t</sup> KQLZ | 0 | | 0 | | 0 | | 0 | | ns | 4, 6,7 | | Clock to output in High-Z | <sup>t</sup> KQHZ | 1.25 | 3.0 | 1.25 | 3.0 | 1.25 | 3.0 | 1.25 | 4.0 | ns | 4, 6,7 | | OE to output valid | <sup>t</sup> OEQ | | 2.5 | | 2.5 | | 2.5 | | 3.5 | ns | 9 | | OE to output in Low-Z | <sup>t</sup> OELZ | 0 | | 0 | | 0 | | 0 | | ns | 4, 6,7 | | OE to output in High-Z | <sup>t</sup> OEHZ | | 2.5 | | 2.5 | | 2.5 | | 3.5 | ns | 4, 6,7 | | Setup Times | <u> </u> | | • | | | | • | | | | | | Address, Controls and Data In | <sup>t</sup> S | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | 10 | | Hold Times | | | | • | | | | | | • | | | Address, Controls and Data In | <sup>t</sup> H | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | 10 | #### **CAPACITANCE** | DESCRIPTION | CONDITIONS | SYMBOL | TYP | MAX | UNITS | NOTES | |-------------------------------|---------------------------------|----------------|-----|-----|-------|-------| | Input Capacitance | $T_A = 25^{\circ}C$ ; f = 1 MHz | C <sub>I</sub> | 5 | 7 | pF | 4 | | Input/Output Capacitance (DQ) | VCC = 3.3V | Co | 7 | 8 | pF | 4 | #### THERMAL CONSIDERATION | DESCRIPTION | CONDITIONS | SYMBOL | TQFP TYP | UNITS | NOTES | |------------------------------------------|-------------------------------|------------------|----------|-------|-------| | Thermal Resistance - Junction to Ambient | Still air, soldered on 4.25 x | $\Theta_{JA}$ | 25 | °C/W | | | Thermal Resistance - Junction to Case | 1.125 inch 4-layer PCB | $\Theta_{ m JC}$ | 9 | °C/W | | #### TYPICAL OUTPUT BUFFER CHARACTERISTICS | OUTPUT HIGH<br>VOLTAGE | PULL-UP CURRENT | | OUTPUT LOW<br>VOLTAGE | PULL-DOW | N CURRENT | |------------------------|-----------------|-------------|-----------------------|-------------|-------------| | VOH (V) | IOH(mA) Min | IOH(mA) Max | VOL (V) | IOL(mA) Min | IOL(mA) Max | | -0.5 | -38 | -105 | -0.5 | 0 | 0 | | 0 | -38 | -105 | 0 | 0 | 0 | | 0.8 | -38 | -105 | 0.4 | 10 | 20 | | 1.25 | -26 | -83 | 0.8 | 20 | 40 | | 1.5 | -20 | -70 | 1.25 | 31 | 63 | | 2.3 | 0 | -30 | 1.6 | 40 | 80 | | 2.7 | 0 | -10 | 2.8 | 40 | 80 | | 2.9 | 0 | 0 | 3.2 | 40 | 80 | | 3.4 | 0 | 0 | 3.4 | 40 | 80 | #### AC TEST CONDITIONSAC TEST CONDITIONS | Input pulse levels | 0V to 3.0V | |---------------------------------|---------------| | Input rise and fall times | 1.5ns | | Output rise and fall times(max) | 1.8ns | | Input timing reference levels | 1.5V | | Output reference levels | 1.5V | | Output load | See Figures 1 | #### **OUTPUT LOADS** Fig. 1 OUTPUT LOAD EQUIVALENT Fig. 2 OUTPUT LOAD EQUIVALENT #### Fig. 2 OUTFUT LOAD EQUIVALENT #### **NOTES** - 1. All voltages referenced to VSS (GND). - 2. Overshoot: $V_{IH} \le +6.0V$ for $t \le {}^{t}KC/2$ . Undershoot: $V_{IL} \le -2.0V$ for $t \le {}^{t}KC/2$ - 3. $I_{cc}$ is given with no output current. $I_{cc}$ increases with greater output loading and faster cycle times. - 4. This parameter is sampled. - Test conditions as specified with the output loading as shown in Fig. 1 unless otherwise noted. - 6. Output loading is specified with CL=5pF as in Fig. 2. - At any given temperature and voltage condition, <sup>t</sup>KQHZ is less than <sup>t</sup>KOLZ and <sup>t</sup>OEHZ is less than <sup>t</sup>OELZ. - A READ cycle is defined by byte write enables all HIGH or ADSP# LOW along with chip enables being active for the required setup and hold times. A WRITE cycle is defined by at one byte or all byte WRITE per READ/WRITE TRUTH TABLE - 9. OE# is a "don't care" when a byte write enable is sampled LOW. - 10. This is a synchronous device. All synchronous inputs must meet specified setup and hold time, except for "don't care" as defined in the truth table. - 11. AC I/O curves are available upon request. - 12. "Device Deselected" means the device is in POWER -DOWN mode as defined in the truth table. "Device Selected" means the device is active. - 13. Typical values are measured at 3.3V, 25°C and 20ns cycle time. - 14. MODE pin has an internal pull-up and ZZ pin has an internal pull-down. These two pins exhibit an input leakage current of $\pm 30~\mu A$ . 15. Capacitance derating applies to capacitance different from the load capacitance shown in Fig. 1. #### **READ TIMING** Note: CE# active in this timing diagram means that all chip enables CE#, CE2, and CE2# are active. For X18 product, there are only BWa# and BWb# for byte write control. Note: CE# active in this timing diagram means that all chip enables CE#, CE2, and CE2# are active. For X18 product, there are only BWa# and BWb# for byte write control. #### **READ/WRITE TIMING** Note: CE# active in this timing diagram means that all chip enables CE#, CE2, and CE2# are active. For X18 product, there are only BWa# and BWb# for byte write control. # IEEE 1149.1 SERIAL BOUNDARY SCAN (JTAG) #### **OVERVIEW** This device incorporates a serial boundary scan access port (TAP). This port is designed to operate in a manner consistent with IEEE Standard 1149.1-1990 (commonly referred to as JTAG), but does not implement all of the functions required for IEEE 1149.1 compliance. Certain functions have been modified or eliminated because their implementation places extra delays in the critical speed path of the device. Nevertheless, the device supports the standard TAP controller architecture (the TAP controller is the state machine that controls the TAPs operation) and can be expected to function in a manner that does not conflict with the operation of devices with IEEE Standard 1149.1 compliant TAPs. The TAP operates using LVTTL/LVCMOS logic level signaling. #### DISABLING THE JTAG FEATURE It is possible to use this device without using the JTAG feature. To disable the TAP controller without interfering with normal operation of the device, TCK should be tied LOW (VSS) to prevent clocking the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be pulled up to VCC through a resistor. TDO should be left unconnected. Upon power-up the device will come up in a reset state which will not interfere with the operation of the device. #### **TEST ACCESS PORT (TAP)** #### TCK - TEST CLOCK (INPUT) Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. #### TMS - TEST MODE SELECT (INPUT) The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. It is allowable to leave this pin unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level. #### TDI - TEST DATA IN (INPUT) The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP controller state machine and the instruction that is currently loaded in the TAP instruction register (refer to Figure 3, TAP Controller State Diagram). It is allowable to leave this pin unconnected if it is not used in an application. The pin is pulled up internally, resulting in a logic HIGH level. TDI is connected to the most significant bit (MSB) of any register. (See Figure 4.) #### **TDO - TEST DATA OUT (OUTPUT)** The TDO output pin is used to serially clock data-out from the registers. The output that is active depending on the state of the TAP state machine (refer to Figure 3, TAP Controller State Diagram). Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. TDO is connected to the least significant bit (LSB) of any register. (See Figure 4.) #### PERFORMING A TAP RESET The TAP circuitry does not have a reset pin (TRST#, which is optional in the IEEE 1149.1 specification). A RESET can be performed for the TAP controller by forcing TMS HIGH (VCC) for five rising edges of TCK and pre-loads the instruction register with the IDCODE command. This type of reset does not affect the operation of the system logic. The reset affects test logic only. At power-up, the TAP is reset internally to ensure that TDO is in a High-Z state. ### TEST ACCESS PORT (TAP) REGISTERS #### **OVERVIEW** The various TAP registers are selected (one at a time) via the sequences of ones and zeros input to the TMS pin as the TCK is strobed. Each of the TAPs registers are serial shift registers that capture serial input data on the rising edge of TCK and push serial data out on subsequent falling edge of TCK. When a register is selected, it is connected between the TDI and TDO pins. #### INSTRUCTION REGISTER The instruction register holds the instructions that are executed by the TAP controller when it is moved into the run test/idle or the various data register states. The instructions are three bits long. The register can be loaded when it is placed between the TDI and TDO pins. The parallel outputs of the instruction register are automatically preloaded with the IDCODE instruction upon power-up or whenever the controller is placed in the test-logic reset state. When the TAP controller is in the Capture-IR state, the two least significant bits of the serial instruction register are loaded with a binary "01" pattern to allow for fault isolation of the board-level serial test data path. #### **BYPASS REGISTER** The bypass register is a single-bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the device TAP to another device in the scan chain with minimum delay. The bypass register is set LOW (VSS) when the BYPASS instruction is executed. #### **BOUNDARY SCAN REGISTER** The Boundary scan register is connected to all the input and bidirectional I/O pins (not counting the TAP pins) on the device. This also includes a number of NC pins that are reserved for future needs. There are a total of 70 bits for x36 device and 51 bits for x18 device. The boundary scan register, under the control of the TAP controller, is loaded with the contents of the device I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE-Z instructions can be used to capture the contents of the I/O ring. The Boundary Scan Order table describes the order in which the bits are connected. The first column defines the bit's position in the boundary scan register. The MSB of the register is connected to TDI, and LSB is connected to TDO. The second column is the signal name and the third column is the bump number. The third column is the TQFP pin number and the fourth column is the BGA bump number. #### INDENTIFICATION (ID) REGISTER The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the instruction register. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the device as described in the Identification Register Definitions table. ## TAP CONTROLLER INSTRUCTION SET #### **OVERWIEW** There are two classes of instructions defined in the IEEE Standard 1149.1-1990; the standard (public) instructions and device specific (private) instructions. Some public instructions are mandatory for IEEE 1149.1 compliance. Optional public instructions must be implemented in prescribed ways. Although the TAP controller in this device follows the IEEE 1149.1 conventions, it is not IEEE 1149.1 compliant because some of the mandatory instructions are not fully implemented. The TAP on this device may be used to monitor all input and I/O pads, but can not be used to load address, data, or control signals into the device or to preload the I/O buffers. In other words, the device will not perform IEEE 1149.1 EXTEST, INTEST, or the preload portion of the SAMPLE/PRELOAD command. When the TAP controller is placed in Capture-IR state, the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction sets for this device are listed in the following tables. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with all 0s. EXTEST is not implemented in this device. The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the device responds as if a SAMPLE/PRELOAD instruction has been loaded. There is one difference between two instructions. Unlike SAMPLE/PRELOAD instruction, EXTEST places the device outputs in a High-Z state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in the instruction upon power-up and at any time the TAP controller is placed in the test-logic reset state. #### **SAMPLE-Z** If the High-Z instruction is loaded in the instruction register, all output pins are forced to a High-Z state and the boundary scan register is connected between TDI and TDO pins when the TAP controller is in a Shift-DR state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is an IEEE 1149.1 mandatory instruction. The PRELOAD portion of the command is not implemented in this device, so the device TAP controller is not fully IEEE 1149.1-compliant. When the SAMPLE/PRELOAD instruction is loaded in the instruction register and the TAP controller is in the Capture-DR state, a snap shot of the data in the device's input and I/O buffers is loaded into the boundary scan register. Because the device system clock(s) are independent from the TAP clock (TCK), it is possible for the TAP to attempt to capture the input and I/O ring contents while the buffers are in transition (i.e., in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results can not be expected. To guarantee that the boundary scan register will capture the correct value of a signal, the device input signals must be stabilized long enough to meet the TAP controller's capture setup plus hold time (tCS plus tCH). The device clock input(s) need not be paused for any other TAP operation except capturing the input and I/O ring contents into the boundary scan register. Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins. Because the PRELOAD portion of the command is not implemented in this device, moving the controller to the Update-DR state with the SAMPLE/PRELOAD instruction loaded in the instruction register has the same effect as the Pause-DR command. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP controller is in the Shift-DR state, the bypass register is placed between TDI and TDO. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. #### RESERVED Do not use these instructions. They are reserved for future use. Note: The 0/1 next to each state represents the value of TMS at the rising edge of TCK. ## Figure 3 TAP CONTROLLER STATE DIAGRAM \*X = 69 for the x36 configuration; \*X = 50 for the x18 configuration. Figure 4 TAP CONTROLLER BLOCK DIAGRAM #### TAP AC TEST CONDITIONS | Input pulse levels | VSS to 3.0V | |----------------------------------------|-------------| | Iutput rise and fall times | 1ns | | Input timing reference levels | 1.5V | | Output reference levels | 1.5V | | Output load termination supply voltage | 1.5V | #### TAP OUTPUT LOADS Figure 5 TAP AC OUTPUT LOAD EQUIVALENT #### TAP DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS $(20^{\circ}\text{C} \le \text{T}_{\text{i}} \le 110^{\circ}\text{C}; \text{VCC} = 3.3\text{V} -0.2\text{V} \text{ and } +0.3\text{V} \text{ unless otherwise noted})$ | DESCRIPTIOPN | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |--------------------------------------|-------------------------------------------------|------------------|-----------|-----------|-------|-------| | Input High (Logic 1) voltage | | V <sub>IH</sub> | 2.0 | VCC + 0.3 | V | 1, 2 | | Input Low (Logic 0) Voltage | | V <sub>II</sub> | -0.3 | 0.8 | V | 1, 2 | | Input Leakage Current | $0V \le V_{IN} \le VCC$ | ILI | -5.0 | 5.0 | uA | | | TMS and TDI input Leakage<br>Current | $0V \le V_{IN} \le VCC$ | IL <sub>I</sub> | -30 | 30 | uA | | | Output Leakage Current | Output disabled,<br>0V ≤ V <sub>IN</sub> ≤ VCCQ | ILO | -5.0 | 5.0 | uA | | | LVCMOS Output Low Voltage | $I_{OLC} = 100uA$ | V <sub>OLC</sub> | | 0.2 | | 1, 3 | | LVCMOS Output High Voltage | $I_{OHC} = 100uA$ | V <sub>OHC</sub> | VCC - 0.2 | | | 1, 3 | | LVTTL Output Low Voltage | $I_{OLT} = 8.0 \text{mA}$ | V <sub>OLT</sub> | | 0.4 | | 1 | | LVTTL Output High Voltage | $I_{OHT} = 8.0 \text{mA}$ | V <sub>OHT</sub> | 2.4 | | | 1 | #### NOTE: 1. All voltages referenced to VSS (GND). 2. Overshoot: $V_{IH}(AC) \le VCC + 1.5V$ for $t \le {}^{t}KHKH/2$ . Undershoot: $V_{IL}(AC) \le -0.5V$ for $t \le {}^{t}KHKH/2$ Power-up: $V_{IH} \le +3.6 V$ and $VCC \le 3.135 V$ and $VCCQ \le 1.4 V$ for $t \le 200 ms$ During normal operation, VCCQ must not exceed VCC. Control input signals (such as GW#, ADSC#, etc.) may not have pulse widths less than <sup>t</sup>KHKL (MIN). 3. This parameter is sampled. #### TAP AC ELECTRICAL CHARACTERISTICS (Notes 1, 2) $(20^{\circ}\text{C} \le \text{T}_{\text{i}} \le 110^{\circ}\text{C}; \text{VCC} = 3.3\text{V} - 0.2\text{V} \text{ and } +0.3\text{V})$ | DESCRIPTION | SYM | MIN | MAX | UNITS | | | | |-------------------------|-------------------|-----|-----|-------|--|--|--| | Clock | | | | | | | | | Clock cycle time | tTHTH | 20 | | ns | | | | | Clock frequency | fTF | | 50 | MHz | | | | | Clock HIGH time | tTHTL | 8 | | ns | | | | | Clock LOW time | tTHTH | 8 | | ns | | | | | Output Times | Output Times | | | | | | | | TCK LOW to TDO unknown | <sup>t</sup> TLQX | 0 | | ns | | | | | TCK LOW to TDO valid | <sup>t</sup> TLQV | | 10 | ns | | | | | TDI valid to TCK HIGH | <sup>t</sup> DVTH | 5 | | ns | | | | | TCK HIGH to TDI invalid | tTHDX | 5 | | ns | | | | | Setup Times | | | | | | | | | TMS setup | <sup>t</sup> MVTH | 5 | | ns | | | | | Capture setup | tCS | 5 | | ns | | | | | Hold Times | | | | | | | | | TMS hold | tTHMX | 5 | | ns | | | | | Capture hold | <sup>t</sup> CH | 5 | | ns | | | | #### NOTE: - 1. CS and CH refer to the setup and hold time requirements of latching data from the boundary scan register. - 2. Test conditions are specified using the load in Figure 5. #### **IDENTIFICATION REGISTER DEFINITIONS** | INSTRUCTION FIELD | 128K x 36 | 256K x 18 | DESCRIPTION | |---------------------------------------|-------------|-------------|------------------------------------------------| | REVISION NUMBER<br>(31:28) | XXXX | XXXX | Reserved for revision number. | | DEVICE DEPTH<br>(27:23) | 00101 | 00110 | Defines depth of 128K or 256K words. | | DEVICE WIDTH (22:18) | 00100 | 00011 | Defines width of x36 or x18 bits. | | RESERVED<br>(17:12) | XXXXXX | XXXXXX | Reserved for future use. | | GALVANTECH JEDEC<br>ID CODE (11:1) | 00011100100 | 00011100100 | Allows unique identification of DEVICE vendor. | | ID Register Presence<br>Indicator (0) | 1 | 1 | Indicates the presence of an ID register. | #### **SCAN REGISTER SIZES** | REGISTER NAME | BIT SIZE (x36) | BIT SIZE (x18) | |---------------|----------------|----------------| | Instruction | 3 | 3 | | Bypass | 1 | 1 | | ID | 32 | 32 | | Boundary Scan | 70 | 51 | #### **INSTRUCTION CODES** | Instruction | Code | Description | |---------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all device outputs to High-Z state. This instruction is not IEEE 1149.1-compliant. | | IDCODE | 001 | Preloads ID register with vendor ID code and places it between TDI and TDO. This instruction does not affect device operations. | | SAMPLE-Z | 010 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all device outputs to High-Z state. | | RESERVED | 011 | Do not use these instructions; they are reserved for future use. | | SAMPLE/PRE-<br>LOAD | 100 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. This instruction does not affect device operations. This instruction does not implement IEEE 1149.1 PRELOAD function and is therefore not 1149.1-compliant. | | RESERVED | 101 | Do not use these instructions; they are reserved for future use. | | RESERVED | 110 | Do not use these instructions; they are reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This instruction does not affect device operations. | ### **BOUNDARY SCAN ORDER (128K x 36)** | BIT# | SINGAL<br>NAME | TQFP | BUMP<br>ID | |------|----------------|------|------------| | | | | | | 1 | A | 44 | 2R | | 2 | А | 45 | 3T | | 3 | Α | 46 | 4T | | 4 | Α | 47 | 5T | | 5 | Α | 48 | 6R | | 6 | Α | 49 | 3B | | 7 | Α | 50 | 5B | | 8 | DQa | 51 | 6P | | 9 | DQa | 52 | 7N | | 10 | DQa | 53 | 6M | | 11 | DQa | 56 | 7L | | 12 | DQa | 57 | 6K | | 13 | DQa | 58 | 7P | | 14 | DQa | 59 | 6N | | 15 | DQa | 62 | 6L | | 16 | DQa | 63 | 7K | | 17 | ZZ | 64 | 7T | | 18 | DQb | 68 | 6H | | 19 | DQb | 69 | 7G | | 20 | DQb | 72 | 6F | | 21 | DQb | 73 | 7E | | 22 | DQb | 74 | 6D | | 23 | DQb | 75 | 7H | | 24 | DQb | 78 | 6G | | 25 | DQb | 79 | 6E | | 26 | DQb | 80 | 7D | | 27 | А | 81 | 6A | | 28 | А | 82 | 5A | | 29 | ADV# | 83 | 4G | | 30 | ADSP# | 84 | 4A | | 31 | ADSC# | 85 | 4B | | 32 | OE# | 86 | 4F | | 33 | BWE# | 87 | 4M | | 34 | GW# | 88 | 4H | | 35 | CLK | 89 | 4K | | | 1 | ı | | |----|------|-----|----| | 36 | CE2# | 92 | 6B | | 37 | BWa# | 93 | 5L | | 38 | BWb# | 94 | 5G | | 39 | BWc# | 95 | 3G | | 40 | BWd# | 96 | 3L | | 41 | CE2 | 97 | 2B | | 42 | CE# | 98 | 4E | | 43 | А | 99 | 3A | | 44 | Α | 100 | 2A | | 45 | DQc | 1 | 2D | | 46 | DQc | 2 | 1E | | 47 | DQc | 3 | 2F | | 48 | DQc | 6 | 1G | | 49 | DQc | 7 | 2H | | 50 | DQc | 8 | 1D | | 51 | DQc | 9 | 2E | | 52 | DQc | 12 | 2G | | 53 | DQc | 13 | 1H | | 54 | NC | 14 | 5R | | 55 | DQd | 18 | 2K | | 56 | DQd | 19 | 1L | | 57 | DQd | 22 | 2M | | 58 | DQd | 23 | 1N | | 59 | DQd | 24 | 2P | | 60 | DQd | 25 | 1K | | 61 | DQd | 28 | 2L | | 62 | DQd | 29 | 2N | | 63 | DQd | 30 | 1P | | 64 | MODE | 31 | 3R | | 65 | А | 32 | 2C | | 66 | Α | 33 | 3C | | 67 | А | 34 | 5C | | 68 | Α | 35 | 6C | | 69 | A1 | 36 | 4N | | 70 | A0 | 37 | 4P | | | | | | ### **BOUNDARY SCAN ORDER (256K x 18)** | BIT# | SINGAL<br>NAME | TQFP | BUMP<br>ID | |------|----------------|------|------------| | 1 | A | 44 | 2R | | 2 | А | 45 | 2T | | 3 | А | 46 | 3T | | 4 | А | 47 | 5T | | 5 | А | 48 | 6R | | 6 | А | 49 | 3B | | 7 | А | 50 | 5B | | 8 | DQa | 58 | 7P | | 9 | DQa | 59 | 6N | | 10 | DQa | 62 | 6L | | 11 | DQa | 63 | 7K | | 12 | ZZ | 64 | 7T | | 13 | DQa | 68 | 6H | | 14 | DQa | 69 | 7G | | 15 | DQa | 72 | 6F | | 16 | DQa | 73 | 7E | | 17 | DQa | 74 | 6D | | 18 | A | 80 | 6T | | 19 | A | 81 | 6A | | 20 | А | 82 | 5A | | 21 | ADV# | 83 | 4G | | 22 | ADSP# | 84 | 4A | | 23 | ADSC# | 85 | 4B | | 24 | OE# | 86 | 4F | | 25 | BWE# | 87 | 4M | | 26 | GW# | 88 | 4H | | 27 | CLK | 89 | 4K | | 28 | CE2# | 92 | 6B | | 29 | BWa# | 93 | 5L | | 30 | BWb# | 94 | 3G | | 31 | CE2 | 97 | 2B | | 32 | CE# | 98 | 4E | | 33 | А | 99 | 3A | | 34 | А | 100 | 2A | | 35 | DQb | 8 | 1D | | 36 | DQb | 9 | 2E | |----|------|----|----| | 37 | DQb | 12 | 2G | | 38 | DQb | 13 | 1H | | 39 | NC | 14 | 5R | | 40 | DQb | 18 | 2K | | 41 | DQb | 19 | 1L | | 42 | DQb | 22 | 2M | | 43 | DQb | 23 | 1N | | 44 | DQb | 24 | 2P | | 45 | MODE | 31 | 3R | | 46 | А | 32 | 2C | | 47 | А | 33 | 3C | | 48 | А | 34 | 5C | | 49 | А | 35 | 6C | | 50 | A1 | 36 | 4N | | 51 | A0 | 37 | 4P | #### 100 Pin TQFP Package Dimensions Note: All dimensions in Millimeters #### 7 x 17 (119-lead) BGA Dimensions Note: All dimensions in Millimeters 0.56 REF. **SIDE VIEW** $0.60 \pm 0.10$ ## Ordering Information for 128K x 36 ## Ordering Information for 256K x 18