# W78E365 Data Sheet



# 8-BIT MICROCONTROLLER

# Table of Contents-

| 1.  | GENERAL DESCRIPTION                              |    |  |  |  |  |  |
|-----|--------------------------------------------------|----|--|--|--|--|--|
| 2.  | FEATURES                                         | 2  |  |  |  |  |  |
| 3.  | PIN CONFIGURATIONS                               | 3  |  |  |  |  |  |
| 4.  | PIN DESCRIPTION                                  | 4  |  |  |  |  |  |
| 5.  | BLOCK DIAGRAM                                    | 5  |  |  |  |  |  |
| 6.  | FUNCTIONAL DESCRIPTION                           | 6  |  |  |  |  |  |
|     | 6.1 RAM                                          |    |  |  |  |  |  |
|     | 6.2 Timers 0, 1, and 2                           | 7  |  |  |  |  |  |
|     | 6.3 Clock                                        | 7  |  |  |  |  |  |
|     | 6.4 Power Management                             | 7  |  |  |  |  |  |
|     | 6.5 Reset                                        | 8  |  |  |  |  |  |
|     | 6.6 Port 4                                       | 9  |  |  |  |  |  |
|     | 6.7 Pulse Width Modulated Outputs (PWM)          | 14 |  |  |  |  |  |
|     | 6.8 Watchdog Timer                               | 17 |  |  |  |  |  |
|     | 6.9 In-System Programming (ISP) Mode             | 19 |  |  |  |  |  |
|     | 6.10 Software Reset                              |    |  |  |  |  |  |
|     | 6.11 H/W Reboot Mode (Boot from LDROM)           |    |  |  |  |  |  |
|     | 6.12 Security                                    | 24 |  |  |  |  |  |
| 7.  | ELECTRICAL CHARACTERISTICS                       | 25 |  |  |  |  |  |
|     | 7.1 Absolute Maximum Ratings                     | 25 |  |  |  |  |  |
|     | 7.2 D.C. Characteristics                         | 25 |  |  |  |  |  |
|     | 7.3 A.C. Characteristics                         | 27 |  |  |  |  |  |
| 8.  | TIMING WAVEFORMS                                 | 28 |  |  |  |  |  |
|     | 8.1 Program Fetch Cycle                          | 28 |  |  |  |  |  |
|     | 8.2 Data Read Cycle                              | 29 |  |  |  |  |  |
|     | 8.3 Data Write Cycle                             | 30 |  |  |  |  |  |
|     | 8.4 Port Access Cycle                            | 31 |  |  |  |  |  |
| 9.  | TYPICAL APPLICATION CIRCUIT                      | 32 |  |  |  |  |  |
|     | 9.1 External Program Memory and Crystal          | 32 |  |  |  |  |  |
|     | 9.2 Expanded External Data Memory and Oscillator | 33 |  |  |  |  |  |
| 10. | PACKAGE DIMENSIONS                               | 33 |  |  |  |  |  |
|     | 10.1 40-pin DIP                                  | 33 |  |  |  |  |  |
|     | 10.2 44-pin PLCC                                 | 34 |  |  |  |  |  |
|     | 10.3 44-pin PQFP                                 | 34 |  |  |  |  |  |
| 11. | APPLICATION NOTE                                 | 35 |  |  |  |  |  |
|     | 11.1 In-system Programming Software Examples     | 35 |  |  |  |  |  |
| 12  | PEVISION HISTORY                                 | 40 |  |  |  |  |  |



## 1. GENERAL DESCRIPTION

The W78E365 is an 8-bit microcontroller which has an in-system programmable Flash EPROM for firmware updating. The instruction set of the W78E365 is fully compatible with the standard 8052. The W78E365 contains a 64K bytes of main Flash APROM and a 4K bytes of auxiliary Flash LDROM which allows the contents of the 64KB main APROM to be updated by the loader program located at the LDROM; 256+1K bytes of on-chip RAM; four 8-bit bi-directional and bit-addressable I/O ports; an additional 4-bit port P4; three 16-bit timer/counters; a serial port. These peripherals are supported by a eight sources two-level interrupt capability. To facilitate programming and verification, the ROM inside the W78E365 allows the program memory to be programmed and read electronically. Once the code is confirmed, the user can protect the code for security.

The W78E365 microcontroller has two power reduction modes, idle mode and power-down mode, both of which are software selectable. The idle mode turns off the processor clock but allows for continued peripheral operation. The power-down mode stops the crystal oscillator for minimum power consumption. The external clock can be stopped at any time and in any state without affecting the processor.

## 2. FEATURES

- Fully static design 8-bit CMOS microcontroller
- 64K bytes of in-system programmable Flash EPROM for Application Program (APROM)
- 4K bytes of auxiliary ROM for Loader Program (LDROM)
- 256+1K bytes of on-chip RAM. (Including 1K bytes of AUX-RAM, software selectable)
- Four 8-bit bi-directional ports
- One 4-bit multipurpose programmable port (I/O, interrupt, Chip select function)
- Three 16-bit timer/counters
- One full duplex serial port
- Watchdog timer
- 5 channel PWM
- Software Reset
- P1.0 T2 programmable clock out
- Eight-sources, two-level interrupt capability
- Built-in power management
- Code protection
- Packaged in
  - DIP 40: W78E365-40PLCC 44: W78E365P-40
  - QFP 44: W78E365F-40



### 3. PIN CONFIGURATIONS





# 4. PIN DESCRIPTION

| SYMBOL      | TYPE  | DESCRIPTIONS                                                                                                                                                                                                                                        |
|-------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ĒĀ          | I     | EXTERNAL ACCESS ENABLE: This pin forces the processor to execute the external ROM. The ROM address and data will not be presented on the bus if the $\overline{EA}$ pin is high.                                                                    |
| PSEN        | ОН    | PROGRAM STORE ENABLE: PSEN enables the external ROM data in the Port 0 address/data bus. When internal ROM access is performed, no PSEN strobe signal outputs originate from this pin.                                                              |
| ALE         | ОН    | ADDRESS LATCH ENABLE: ALE is used to enable the address latch that separates the address from the data on Port 0. ALE runs at 1/6th of the oscillator frequency.                                                                                    |
| RST         | I L   | RESET: A high on this pin for two machine cycles while the oscillator is running resets the device.                                                                                                                                                 |
| XTAL1       | I     | CRYSTAL 1: This is the crystal oscillator input. This pin may be driven by an external clock.                                                                                                                                                       |
| XTAL2       | 0     | CRYSTAL 2: This is the crystal oscillator output. It is the inversion of XTAL1.                                                                                                                                                                     |
| Vss         | -     | GROUND: ground potential.                                                                                                                                                                                                                           |
| VDD         | -     | POWER SUPPLY: Supply voltage for operation.                                                                                                                                                                                                         |
| P0.0 – P0.7 | I/O D | PORT 0: Function is the same as that of standard 8052.                                                                                                                                                                                              |
| P1.0 – P1.7 | I/O H | PORT 1: Function is the same as that of standard 8052.                                                                                                                                                                                              |
| P2.0 – P2.7 | I/O H | PORT 2: Port 2 is a bi-directional I/O port with internal pull-ups. This port also provides the upper address bits for accesses to external memory. The P2.6 and P2.7 also provide the alternate function REBOOT which is H/W reboot from LD flash. |
| P3.0 – P3.7 | I/O H | PORT 3: Function is the same as that of the standard 8052.                                                                                                                                                                                          |
| P4.0 – P4.7 | I/O H | PORT 4: A bi-directional I/O. The P4.3 also provides the alternate function REBOOT which is H/W reboot from LD flash.                                                                                                                               |

<sup>\*</sup> Note: **TYPE** I: input, O: output, I/O: bi-directional, H: pull-high, L: pull-low, D: open drain



# 5. BLOCK DIAGRAM





### 6. FUNCTIONAL DESCRIPTION

The W78E365 architecture consists of a core controller surrounded by various registers, four general purpose I/O ports, one special purpose programmable 4-bits I/O port, 256+1K bytes of RAM, three timer/counters, a serial port. The processor supports 111 different opcodes and references both a 64K program address space and a 64K data storage space.

### **6.1 RAM**

The internal data RAM in the W78E365 is 256+1K bytes. It is divided into two banks: 256 bytes of scratchpad RAM and 1K bytes of AUX-RAM. These RAMs are addressed by different ways.

- RAM 0H 7FH can be addressed directly and indirectly as the same as in 8051. Address pointers are R0 and R1 of the selected register bank.
- RAM 80H FFH can only be addressed indirectly as the same as in 8051. Address pointers are R0, R1 of the selected registers bank.
- AUX-RAM 0H 3FFH is addressed indirectly as the same way to access external data memory with the MOVX instruction. Address pointer are R0 and R1 of the selected register bank and DPTR register. An access to external data memory locations higher than 3FFH will be performed with the MOVX instruction in the same way as in the 8051. The AUX-RAM is enable after a reset. Setting the bit 4 in CHPCON register will enable the access to AUX-RAM. When executing from internal program memory, an access to AUX-RAM will not affect the Ports P0, P2, WR and RD.

### Example:

CHPENR REG F6H CHPCON REG BFH XRAMAH REG A1H

MOV CHPENR, #87H MOV CHPENR, #59H

ORL CHPCON, #00010000B; enable AUX-RAM

MOV CHPENR, #00H

MOV XRAMAH, #01H ; internal high address

MOV R0, #23H

MOV A, #55H

MOVX @R0, A ; Write 55h data to 0123h AUX-RAM address.

MOV XRAMAH, #02H

MOV R1, #FFH ; Read data from 02FFh AUX-RAM address.

MOVX A, @R1

MOV DPTR, #0134H

MOV A, #78H

MOVX @DPTR, A ; Write 78h data to 0134h AUX-RAM address.

MOV DPTR, #7FFFH

MOVX A, @DPRT ; Read data from the external 7FFFh address SRAM



## 6.2 Timers 0, 1, and 2

Timers 0, 1, and 2 each consist of two 8-bit data registers. These are called TL0 and TH0 for Timer 0, TL1 and TH1 for Timer 1, and TL2 and TH2 for Timer 2. The TCON and TMOD registers provide control functions for timers 0, 1. The T2CON register provides control functions for Timer 2. RCAP2H and RCAP2L are used as reload/capture registers for Timer 2. The operations of Timer 0 and Timer 1 are the same as in the W78C51. Timer 2 is a 16-bit timer/counter that is configured and controlled by the T2CON register. Like Timers 0 and 1, Timer 2 can operate as either an external event counter or as an internal timer, depending on the setting of bit C/T2 in T2CON. Timer 2 has three operating modes: capture, auto-reload, and baud rate generator. The clock speed at capture or auto-reload mode is the same as that of Timers 0 and 1.

### 6.2.1 Timer 2 Output

If set T2OE (T2MOD.1) bit and clear C/T2 (T2CON.1) bit at auto-reload mode, P1.0 will be toggled once overflow.

TIMER 2 Mode



T2OE: Enable this bit to toggle P1.0 pin while Timer2 has been overflowed.

### 6.3 Clock

The W78E365 is designed with either a crystal oscillator or an external clock. Internally, the clock is divided by two before it is used by default. This makes the W78E365 relatively insensitive to duty cycle variations in the clock.

### 6.3.1 Crystal Oscillator

The W78E365 incorporates a built-in crystal oscillator. To make the oscillator work, a crystal must be connected across pins XTAL1 and XTAL2. In addition, a load capacitor must be connected from each pin to ground.

### 6.3.2 External Clock

An external clock should be connected to pin XTAL1. Pin XTAL2 should be left unconnected. The XTAL1 input is a CMOS-type input, as required by the crystal oscillator.

# 6.4 Power Management

### 6.4.1 Idle Mode

Setting the IDL bit in the PCON register enters the idle mode. In the idle mode, the internal clock to the processor is stopped. The peripherals and the interrupt logic continue to be clocked. The processor will exit idle mode when either an interrupt or a reset occurs.

- 7 -

Publication Release Date: April 20, 2005 Revision A5



### 6.4.2 Power-down Mode

When the PD bit in the PCON register is set, the processor enters the power-down mode. In this mode all of the clocks are stopped, including the oscillator. To exit from power-down mode is by a hardware reset or external interrupts  $\overline{\text{INT0}}$  to  $\overline{\text{INT1}}$  when enabled and set to level triggered.

### 6.4.3 Reduce EMI Emission

The W78E365 allows user to diminish the gain of on-chip oscillator amplifier by using programmer to clear the B7 bit of security register. Once B7 is set to 0, a half of gain will be decreased. Care must be taken if user attempts to diminish the gain of oscillator amplifier, reducing a half of gain may affect the external crystal operating improperly at high frequency. The value of C1 and C2 may need some adjustment while running at lower gain.

### **ALE Off Function**

**Auxiliary Register** 



ALEOFF: Set this bit to disable ALE output.

### 6.5 Reset

The external RESET signal is sampled at S5P2. To take effect, it must be held high for at least two machine cycles while the oscillator is running. An internal trigger circuit in the reset line is used to deglitch the reset line when the W78E365 is used with an external RC network. The reset logic also has a special glitch removal circuit that ignores glitches on the reset line. During reset, the ports are initialized to FFH, the stack pointer to 07H, PCON (with the exception of bit 4) to 00H, and all of the other SFR registers except SBUF to 00H. SBUF is not reset.

### 6.5.1 W78E365 Special Function Registers (SFRs) and Reset Values

| F8 |                    |                   |                    |                    |                     |                   |                     |                   |
|----|--------------------|-------------------|--------------------|--------------------|---------------------|-------------------|---------------------|-------------------|
| F0 | +B<br>00000000     |                   |                    |                    |                     |                   | CHPENR<br>00000000  |                   |
| E8 |                    |                   |                    |                    |                     |                   |                     |                   |
| E0 | +ACC<br>00000000   |                   |                    |                    |                     |                   |                     |                   |
| D8 | +P4<br>11111111    | PWMP<br>00000000  | PWM0<br>00000000   | PWM1<br>00000000   | PWMCON1<br>00000000 | PWM2<br>00000000  | PWM3<br>00000000    |                   |
| D0 | +PSW<br>00000000   |                   |                    |                    |                     |                   |                     |                   |
| C8 | +T2CON<br>00000000 | T2MOD<br>00000000 | RCAP2L<br>00000000 | RCAP2H<br>00000000 | TL2<br>00000000     | TH2<br>00000000   | PWMCON2<br>00000000 | PWM4<br>00000000  |
| C0 | +XICON<br>00000000 |                   | P4CONA<br>00000000 | P4CONB<br>00000000 | SFRAL<br>00000000   | SFRAH<br>00000000 | SFRFD<br>00000000   | SFRCN<br>00000000 |



### Continued

| Continu | cu       |          |          |          |          |          |          |          |
|---------|----------|----------|----------|----------|----------|----------|----------|----------|
| B8      | +IP      |          |          |          |          |          |          | CHPCON   |
| ВО      | 00000000 |          |          |          |          |          |          | 0xx00000 |
| В0      | +P3      |          |          |          | P43AL    | P43AH    |          |          |
| БО      | 00000000 |          |          |          | 00000000 | 00000000 |          |          |
| ΛΟ.     | +IE      |          |          |          | P42AL    | P42AH    | P4CSIN   |          |
| A8      | 00000000 |          |          |          | 00000000 | 00000000 | 00000000 |          |
| 40      | +P2      | XRAMAH   |          |          |          |          |          |          |
| A0      | 11111111 | 00000000 |          |          |          |          |          |          |
| 98      | +SCON    | SBUF     |          |          |          |          |          |          |
| 90      | 00000000 | xxxxxxx  |          |          |          |          |          |          |
| 90      | +P1      |          |          |          | P41AL    | P41AH    |          |          |
| 90      | 11111111 |          |          |          | 00000000 | 00000000 |          |          |
| 88      | +TCON    | TMOD     | TL0      | TL1      | TH0      | TH1      | AUXR     | WDTC     |
| 00      | 00000000 | 00000000 | 00000000 | 00000000 | 00000000 | 00000000 | 00000000 | 00000000 |
| 00      | +P0      | SP       | DPL      | DPH      | P40AL    | P40AH    | POR      | PCON     |
| 80      | 11111111 | 00000111 | 00000000 | 00000000 | 00000000 | 00000000 | 00000000 | 00110000 |

### Notes:

- 1. The SFRs marked with a plus sign(+) are both byte- and bit-addressable.
- 2. The text of SFR with bold type characters are extension function registers.

### 6.6 Port 4

Port 4, address D8H, is a 8-bit multipurpose programmable I/O port. Each bit can be configured individually by software. The Port 4 has four different operation modes.

- Mode 0: P4.0–P4.3 is a bi-directional I/O port which is same as port 1. P4.2 and P4.3 also serve as external interrupt  $\overline{\text{PSEN}}$  and  $\overline{\text{INT2}}$  if enabled.
- Mode 1: P4.0–P4.3 are read strobe signals that are synchronized with  $\overline{\text{RD}}$  signal at specified addresses. These signals can be used as chip-select signals for external peripherals.
- Mode 2: P4.0–P4.3 are write strobe signals that are synchronized with WR signal at specified addresses. These signals can be used as chip-select signals for external peripherals.
- Mode 3: P4.0–P4.3 are read/write strobe signals that are synchronized with RD or WR signal at specified addresses. These signals can be used as chip-select signals for external peripherals.

When Port 4 is configured with the feature of chip-select signals, the chip-select signal address range depends on the contents of the SFR P4xAH, P4xAL, P4CONA and P4CONB. The registers P4xAH and P4xAL contain the 16-bit base address of P4.x. The registers P4CONA and P4CONB contain the control bits to configure the Port 4 operation mode.

Publication Release Date: April 20, 2005



# 6.6.1 Port Options Register



P0UP: Enable Port 0 weak up. The pins of Port 0 can be configured with either the open drain or standard port with internal pull-up. By the default, Port 0 is an open drain bi-directional I/O port. When the P0UP bit in the POR register is set, the pins of port 0 will perform a bi-directional I/O port with internal pull-up that is structurally the same Port2.

### 6.6.2 INT2/INT3

Two additional external interrupts,  $\overline{\text{INT2}}$  and  $\overline{\text{INT3}}$ , whose functions are similar to those of external interrupt 0 and 1 in the standard 80C52. The functions/status of these interrupts are determined/shown by the bits in the XICON (External Interrupt Control) register. The XICON register is bit-addressable but is not a standard register in the standard 80C52. Its address is at 0C0H. To set/clear bits in the XICON register, one can use the "SETB ( $\overline{\text{CLR}}$ ) bit" instruction. For example, "SETB 0C2H" sets the EX2 bit of XICON.

## XICON - external interrupt control (C0H)

|      |                      | -    |      |       |      |       |      |
|------|----------------------|------|------|-------|------|-------|------|
|      |                      |      |      |       |      |       |      |
| PX3  | EV2                  | IIニク | IIT2 | פעם   | EV2  | liF2  | lita |
| FA3  | $\square \wedge \Im$ | IE3  | IIT3 |       | I⊏∧∠ | 11111 | 1112 |
| 1 73 | LAJ                  | IL3  | 113  | 1 1/2 |      |       | 112  |

PX3: External interrupt 3 priority high if set

EX3: External interrupt 3 enable if set

IE3: If IT3 = 1, IE3 is set/cleared automatically by hardware when interrupt is detected/serviced

IT3: External interrupt 3 is falling-edge/low-level triggered when this bit is set/cleared by software

PX2: External interrupt 2 priority high if set

EX2: External interrupt 2 enable if set

IE2: If IT2 = 1, IE2 is set/cleared automatically by hardware when interrupt is detected/serviced

IT2: External interrupt 2 is falling-edge/low-level triggered when this bit is set/cleared by software



# **Eight-source interrupt information:**

| INTERRUPT SOURCE     | VECTOR<br>ADDRESS | POLLING SEQUENCE<br>WITHIN PRIORITY<br>LEVEL | ENABLE<br>REQUIRED<br>SETTINGS | INTERRUPT TYPE<br>EDGE/LEVEL |
|----------------------|-------------------|----------------------------------------------|--------------------------------|------------------------------|
| External Interrupt 0 | 03H               | 0 (highest)                                  | IE.0                           | TCON.0                       |
| Timer/Counter 0      | 0BH               | 1                                            | IE.1                           | -                            |
| External Interrupt 1 | 13H               | 2                                            | IE.2                           | TCON.2                       |
| Timer/Counter 1      | 1BH               | 3                                            | IE.3                           | -                            |
| Serial Port          | 23H               | 4                                            | IE.4                           | -                            |
| Timer/Counter 2      | 2BH               | 5                                            | IE.5                           | -                            |
| External Interrupt 2 | 33H               | 6                                            | XICON.2                        | XICON.0                      |
| External Interrupt 3 | 3BH               | 7 (lowest)                                   | XICON.6                        | XICON.3                      |

# P4CONB (C3H)

| BIT  | NAME               | FUNCTION                                                                                                                                         |
|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7, 6 | P43FUN1            | 00: Mode 0. P4.3 is a general purpose I/O port which is the same as Port1.                                                                       |
|      | P43FUN0            | 01: Mode 1. P4.3 is a Read Strobe signal for chip select purpose. The address range depends on the SFR P43AH, P43AL, P43CMP1 and P43CMP0.        |
|      |                    | 10: Mode 2. P4.3 is a Write Strobe signal for chip select purpose. The address range depends on the SFR P43AH, P43AL, P43CMP1 and P43CMP0.       |
|      |                    | 11: Mode 3. P4.3 is a Read/Write Strobe signal for chip select purpose. The address range depends on the SFR P43AH, P43AL, P43CMP1, and P43CMP0. |
| 5, 4 | P43CMP1            | Chip-select signals address comparison:                                                                                                          |
|      | P43CMP0            | 00: Compare the full address (16 bits length) with the base address register P43AH, P43AL.                                                       |
|      |                    | 01: Compare the 15 high bits (A15–A1) of address bus with the base address register P43AH, P43AL.                                                |
|      |                    | 10: Compare the 14 high bits (A15–A2) of address bus with the base address register P43AH, P43AL.                                                |
|      |                    | 11: Compare the 8 high bits (A15–A8) of address bus with the base address register P43AH, P43AL.                                                 |
| 3, 2 | P42FUN1            | The P4.2 function control bits which are the similar definition as P43FUN1,                                                                      |
|      | P42FUN0            | P43FUN0.                                                                                                                                         |
| 1, 0 | P42CMP1<br>P42CMP0 | The P4.2 address comparator length control bits which are the similar definition as P43CMP1, P43CMP0.                                            |

- 11 -

Publication Release Date: April 20, 2005 Revision A5



# P4CONA (C2H)

| BIT  | NAME    | FUNCTION                                                                         |
|------|---------|----------------------------------------------------------------------------------|
| 7, 6 | P41FUN1 | The P4.1 function control bits which are the similar definition as P43FUN1,      |
| 7,0  | P41FUN0 | P43FUN0.                                                                         |
| 5, 4 | P41CMP1 | The P4.1 address comparator length control bits which are the similar definition |
| 5, 4 | P41CMP0 | as P43CMP1, P43CMP0.                                                             |
| 3, 2 | P40FUN1 | The P4.0 function control bits which are the similar definition as P43FUN1,      |
| 3, 2 | P40FUN0 | P43FUN0.                                                                         |
| 1.0  | P40CMP1 | The P4.0 address comparator length control bits which are the similar definition |
| 1, 0 | P40CMP0 | as P43CMP1, P43CMP0.                                                             |

# P4CSIN (AEH)

| BIT | NAME        | FUNCTION                                                                                 |
|-----|-------------|------------------------------------------------------------------------------------------|
| 7   | 5 40 00 W W | The active polarity of P4.3 when pin P4.3 is defined as read and/or write strobe signal. |
| /   | P43CSINV    | = 1: P4.3 is active high when pin P4.3 is defined as read and/or write strobe signal.    |
|     |             | = 0: P4.3 is active low when pin P4.3 is defined as read and/or write strobe signal.     |
| 6   | P42CSINV    | The similarity definition as P43SINV.                                                    |
| 5   | P41CSINV    | The similarity definition as P43SINV.                                                    |
| 4   | P40CSINV    | The similarity definition as P43SINV.                                                    |
| 3   | -           | Reserve                                                                                  |
| 2   | -           | Reserve                                                                                  |
| 1   | -           | 0                                                                                        |
| 0   | -           | 0                                                                                        |

# 6.6.3 Port 4 Base Address Registers

# P40AH, P40AL:

The Base address register for comparator of P4.0. P40AH contains the high-order byte of address, P40AL contains the low-order byte of address.

### P41AH, P41AL:

The Base address register for comparator of P4.1. P41AH contains the high-order byte of address, P41AL contains the low-order byte of address.

# P42AH, P42AL:

The Base address register for comparator of P4.2. P42AH contains the high-order byte of address, P42AL contains the low-order byte of address.

# P43AH, P43AL:

The Base address register for comparator of P4.3. P43AH contains the high-order byte of address, P43AL contains the low-order byte of address.



# P4 (D8H)

| BIT | NAME | FUNCTION                                              |  |  |
|-----|------|-------------------------------------------------------|--|--|
| 7   | P47  | I/O pin                                               |  |  |
| 6   | P46  | I/O pin.                                              |  |  |
| 5   | P45  | I/O pin.                                              |  |  |
| 4   | P44  | I/O pin.                                              |  |  |
| 3   | P43  | Port 4 Data bit which outputs to pin P4.3 at mode 0.  |  |  |
| 2   | P42  | Port 4 Data bit. which outputs to pin P4.2 at mode 0. |  |  |
| 1   | P41  | Port 4 Data bit. which outputs to pin P4.1at mode 0.  |  |  |
| 0   | P40  | Port 4 Data bit which outputs to pin P4.0 at mode 0.  |  |  |

Here is an example to program the P4.0 as a write strobe signal at the I/O port address 1234H – 1237H and positive polarity, and P4.1 – P4.3 are used as general I/O ports.

MOV P40AH, #12H

MOV P40AL, #34H ; Base I/O address 1234H for P4.0

MOV P4CONA, #00001010B ; P4.0 a write strobe signal and address line A0 and A1 are masked. MOV P4CONB, #00H ; P4.1 – P4.3 as general I/O port which are the same as PORT1 MOV P2ECON, #10H ; Write the P40SINV = 1 to inverse the P4.0 write strobe polarity

; default is negative.

Then any instruction MOVX @DPTR, A (with DPTR = 1234H - 1237H) will generate the positive polarity write strobe signal at pin P4.0. And the instruction MOV P4, #XX will output the bit3 to bit1 of data #XX to pin P4.3 – P4.1.





# 6.7 Pulse Width Modulated Outputs (PWM)

There are five pulse width modulated output channels to generate pulses of programmable length and interval. The repetition frequency is defined by an 8-bit prescaler PWMP, which supplies the clock for the counter. The prescaler and counter are common to both PWM channels. The 8-bit counter counts modular 255 (0 ~ 254). The value of the 8-bit counter compared to the contents of five registers: PWM0, PWM1, PWM2, PWM3 and PWM4. Provided the contents of either these registers is greater than the counter value, the corresponding PWM0, PWM1, PWM2, PWM3 or PWM4 output is set HIGH. If the contents of these registers are equal to, or less than the counter value, the output will be LOW. The pulse-width-ratio is defined by the contents of the registers PWM0, PWM1, PWM2, PWM3 and PWM4. The pulse-width-ratio is in the range of 0 to 1 and may be programmed in increments of 1/255. ENPWM0, ENPWM1, ENPWM2, ENPWM3 and ENPWM4 bit will enable or disable PWM output.

Buffered PWM outputs may be used to drive DC motors. The rotation speed of the motor would be proportional to the contents of PWM0/1/2/3/4. The repetition frequency  $f_{pwm}$ , at the PWM0/1/2/3/4 output is given by:

$$f_{pwm} = \frac{f_{osc}}{2 \times (1 + PWMP) \times 255}$$

Prescaler division factor = PWM + 1

PWMn high/low ratio of 
$$PWMn = \frac{(PWMn)}{255 - (PWMn)}$$

This gives a repetition frequency range of 123 Hz to 31.4K Hz (  $f_{osc}$  = 16M Hz). By loading the PWM registers with either 00H or FFH, the PWM channels will output a constant HIGH or LOW level, respectively. Since the 8-bit counter counts modulo 255, it can never actually reach the value of the PWM registers when they are loaded with FFH.

When a compare register (PWM0, PWM1, PWM2, PWM3, PWM4) is loaded with a new value, the associated output updated immediately. It does not have to wait until the end of the current counter period. There is weakly pulled high on PWM output.





FIGURE 1 PWM DIAGRAM

## Please refer as below code.

mov pwmcon1, #00110011b ; enable pwm3, 2, 1, 0

mov pwmcon2, #00000101b ; enable pwm4

mov pwmp, #40h ; Fpwm = XT/(2\*(1+pwmp)\*255)

jb p1.3, \$

mov pwm0, #14h ; duty cycle high/low = pwm0/(255-pmw0)

jb p1.4, \$

mov pwm1, #18h

jb p1.5, \$

mov pwm2, #20h

jb p1.6, \$

mov pwm3, #b0h

jb p1.7,\$

mov pwm4, #40h

mov pwmcon1, #11111111b ; output enable pwm3, 2, 1, 0











### **PWM Control 2 Register**



PWM4OE: Output enable for PWM4

ENPWM: Enable for PWM4

### 6.8 Watchdog Timer

The Watchdog timer is a free-running timer which can be programmed by the user to serve as a system monitor, a time-base generator or an event timer. It is basically a set of dividers that divide the system clock. The divider output is selectable and determines the time-out interval. When the time-out occurs, a system reset can also be caused if it is enabled. The main use of the Watchdog timer is as a system monitor. This is important in real-time control applications. In case of power glitches or electromagnetic interference, the processor may begin to execute errant code. If this is left unchecked the entire system may crash. The watchdog time-out selection will result in different time-out values depending on the clock speed. The Watchdog timer will de disabled on reset. In general, software should restart the Watchdog timer to put it into a known state. The control bits that support the Watchdog timer are discussed below.

## **Watchdog Timer Control Register**



ENW: Enable watch-dog if set.

CLRW: Clear watch-dog timer and prescaler if set. This flag will be cleared automatically

WIDL: If this bit is set, watch-dog is enabled under IDLE mode. If cleared, watch-dog is disabled

under IDLE mode. Default is cleared.



PS2, PS1, PS0: Watch-dog prescaler timer select. Prescaler is selected when set PS2–0 as follows:

| PS2 | PS1 | PS0 | PRESCALER SELECT |
|-----|-----|-----|------------------|
| 0   | 0   | 0   | 2                |
| 0   | 0   | 1   | 4                |
| 0   | 1   | 0   | 8                |
| 0   | 1   | 1   | 16               |
| 1   | 0   | 0   | 32               |
| 1   | 0   | 1   | 64               |
| 1   | 1   | 0   | 128              |
| 1   | 1   | 1   | 256              |

The time-out period is obtained using the following equation:

$$\frac{1}{OSC} \times 2^{14} \times PRESCALER \times 1000 \times 12 \text{ mS}$$

Before Watchdog time-out occurs, the program must clear the 14-bit timer by writing 1 to WDTC.6 (CLRW). After 1 is written to this bit, the 14-bit timer, prescaler and this bit will be reset on the next instruction cycle. The Watchdog timer is cleared on reset.



Typical Watch-Dog time-out period when OSC = 20 MHz

| PS2 | PS1 | PS0 | WATCHDOG TIME-OUT PERIOD |
|-----|-----|-----|--------------------------|
| 0   | 0   | 0   | 19.66 mS                 |
| 0   | 0   | 1   | 39.32 mS                 |
| 0   | 1   | 0   | 78.64 mS                 |
| 0   | 1   | 1   | 157.28 mS                |
| 1   | 0   | 0   | 314.57 mS                |
| 1   | 0   | 1   | 629.14 mS                |
| 1   | 1   | 0   | 1.25 S                   |
| 1   | 1   | 1   | 2.50 S                   |



# 6.9 In-System Programming (ISP) Mode

The W78E365 equips one 64K byte of main ROM bank for application program (called APROM) and one 4K byte of auxiliary ROM bank for loader program (called LDROM). In the normal operation, the microcontroller executes the code in the APROM. If the content of APROM needs to be modified, the W78E365 allows user to activate the In-System Programming (ISP) mode by setting the CHPCON register. The CHPCON is read-only by default, software must write two specific values 87H, then 59H sequentially to the CHPENR register to enable the CHPCON write attribute. Writing CHPENR register with the values except 87H and 59H will close CHPCON register write attribute. The W78E365 achieves all in-system programming operations including enter/exit ISP Mode, program, erase, read ... etc, during device in the idle mode. Setting the bit CHPCON.0 the device will enter in-system programming mode after a wake-up from idle mode. Because device needs proper time to complete the ISP operations before awaken from idle mode, software may use timer interrupt to control the duration for device wake-up from idle mode. To perform ISP operation for revising contents of APROM, software located at APROM setting the CHPCON register then enter idle mode, after awaken from idle mode the device executes the corresponding interrupt service routine in LDROM. Because the device will clear the program counter while switching from APROM to LDROM. the first execution of RETI instruction in interrupt service routine will jump to 00H at LDROM area. The device offers a software reset for switching back to APROM while the content of APROM has been updated completely. Setting CHPCON register bit 0, 1 and 7 to logic-1 will result a software reset to reset the CPU. The software reset serves as a external reset. This in-system programming feature makes the job easy and efficient in which the application needs to update firmware frequently. In some applications, the in-system programming feature make it possible to easily update the system firmware without opening the chassis.

**SFRAH, SFRAL:** The objective address of on-chip ROM in the in-system programming mode. SFRAH contains the high-order byte of address, SFRAL contains the low-order byte of address.

**SFRFD:** The programming data for on-chip ROM in programming mode.

**SFRCN:** The control byte of on-chip ROM programming mode.

# SFRCN (C7)

| BIT        | NAME      | FUNCTION                                                               |
|------------|-----------|------------------------------------------------------------------------|
| 7          | -         | Reserve.                                                               |
|            |           | On-chip ROM bank select for in-system programming.                     |
| 6          | WFWIN     | = 0: 64K bytes ROM bank is selected as destination for re-programming. |
|            |           | = 1: 4K bytes ROM bank is selected as destination for re-programming.  |
| 5          | OEN       | ROM output enable.                                                     |
| 4          | CEN       | ROM chip enable.                                                       |
| 3, 2, 1, 0 | CTRL[3:0] | The flash control signals                                              |

- 19 -

Publication Release Date: April 20, 2005 Revision A5



| MODE               | WFWIN | CTRL<3:0> | OEN | CEN | SFRAH, SFRAL | SFRFD    |
|--------------------|-------|-----------|-----|-----|--------------|----------|
| Erase 64KB APROM   | 0     | 0010      | 1   | 0   | Х            | Х        |
| Program 64KB APROM | 0     | 0001      | 1   | 0   | Address in   | Data in  |
| Read 64KB APROM    | 0     | 0000      | 0   | 0   | Address in   | Data out |
| Erase 4KB LDROM    | 1     | 0010      | 1   | 0   | X            | Х        |
| Program 4KB LDROM  | 1     | 0001      | 1   | 0   | Address in   | Data in  |
| Read 4KB LDROM     | 1     | 0000      | 0   | 0   | Address in   | Data out |

# **6.9.1 In-System Programming Control Register (CHPCON)** CHPCON (BFH)

| BIT | NAME     | FUNCTION                                                                                                                                                   |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SWRESET  | When this bit is set to 1, and both FBOOTSL and FPROGEN are set to 1. It will enforce microcontroller reset to initial condition just like power on reset. |
| 6   | -        | Reserve.                                                                                                                                                   |
| 5   | LD/AP    | This bit is read only. 1: CPU is running LDROM program. 0: CPU is running APROM program.                                                                   |
| 4   | ENAUXRAM | 1: Enable on-chip AUX-RAM.                                                                                                                                 |
| 4   | ENAUXRAM | 0: Disable the on-chip AUX-RAM                                                                                                                             |
| 3   | 1        | Must be 1                                                                                                                                                  |
| 2   | -        | Reserve.                                                                                                                                                   |
| 1   | FBOOTSL  | When this bit is set to 1, and both SWRESET and FPROGEN are set to 1. It will enforce microcontroller reset to initial condition just like power on reset. |
| 0   | FPROGEN  | When this bit is set to 1, and both SWRESET and FBOOTSL are set to 1. It will enforce microcontroller reset to initial condition just like power on reset. |

This register is protected by CHPENR register. Please write as below procedures while you would like to write CHPCON register.

Mov CHPENR, #87h Mov CHPENR, #59h

AnI CHPCON, #EFh ; Disable AUX-RAM

Mov CHPENR, #0h

### 6.10 Software Reset

Set CHPCON = 0X83, timer and enter IDLE mode. CPU will reset and restart from APFLASH after time out.



# 6.11 H/W Reboot Mode (Boot from LDROM)

By default, the W78E365 boots from APROM program after a power on reset. On some occasions, user can force the W78E365 to boot from the LDROM program via following settings. The possible situation that you need to enter H/W REBOOT mode when the APROM program can not run properly and device can not jump back to LDROM to execute in-system programming function. Then you can use this H/W REBOOT mode to force the W78E365 jumps to LDROM and executes in-system programming procedure. When you design your system, you may reserve the pins P2.6, P2.7 to switches or jumpers. For example in a CD-ROM system, you can connect the P2.6 and P2.7 to PLAY and EJECT buttons on the panel. When the APROM program fails to execute the normal application program. User can press both two buttons at the same time and then turn on the power of the personal computer to force the W78E365 to enter the H/W REBOOT mode. After power on of personal computer, you can release both buttons and finish the in-system programming procedure to update the APROM code. In application system design, user must take care of the P2, P3, ALE,  $\overline{\text{EA}}$  and  $\overline{\text{PSEN}}$  pin value at reset to prevent from accidentally activating the programming mode or H/W REBOOT mode. It is necessary to add 10K resistor on these P2.6, P2.7 and P4.3 pins.

### **H/W Reboot Mode**

| P4.3 | P2.7 | P2.6 | MODE   |
|------|------|------|--------|
| Х    | L    | L    | REBOOT |
| L    | Х    | Х    | REBOOT |













### 6.12 Security

During the on-chip ROM programming mode, the ROM can be programmed and verified repeatedly. Until the code inside the ROM is confirmed OK, the code can be protected. The protection of ROM and those operations on it are described below.

The W78E365 has a Security Register that can be accessed in programming mode. Those bits of the Security Registers can not be changed once they have been programmed from high to low. They can only be reset through erase-all operation. The Security Register is located at the 0FFFFH of the LDROM space.



# Lock bit

This bit is used to protect the customer's program code in the W78E365. It may be set after the programmer finishes the programming and verifies sequence. Once this bit is set to logic 0, both the ROM data and Security Register can not be accessed again.

### **MOVC Inhibit**

This bit is used to restrict the accessible region of the MOVC instruction. It can prevent the MOVC instruction in external program memory from reading the internal program code. When this bit is set to logic 0, a MOVC instruction in external program memory space will be able to access code only in the external memory, not in the internal memory. A MOVC instruction in internal program memory space will always be able to access the ROM data in both internal and external memory. If this bit is logic 1, there are no restrictions on the MOVC instruction.

### **Encryption**

This bit is used to enable/disable the encryption logic for code protection. Once encryption feature is enabled, the data presented on port 0 will be encoded via encryption logic. Only whole chip erase will reset this bit.



### **Oscillator Control**

W78E365/E516 allow user to diminish the gain of on-chip oscillator amplifier by using programmer to set the bit B7 of security register. Once B7 is set to 0, a half of gain will be decreased. Care must be taken if user attempts to diminish the gain of oscillator amplifier, reducing a half of gain may improperly affect the external crystal operation at high frequency above 24 MHz. The value of R and C1, C2 may need some adjustment while running at lower gain.

# 7. ELECTRICAL CHARACTERISTICS

# 7.1 Absolute Maximum Ratings

| PARAMETER             | SYMBOL  | MIN.     | MAX.     | UNIT |
|-----------------------|---------|----------|----------|------|
| DC Power Supply       | VDD-Vss | -0.3     | +6.0     | ٧    |
| Input Voltage         | VIN     | Vss -0.3 | VDD +0.3 | V    |
| Operating Temperature | TA      | 0        | 70       | °C   |
| Storage Temperature   | Тѕт     | -55      | +150     | °C   |

**Note:** Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.

# 7.2 D.C. Characteristics

( $V_{DD-}V_{SS}$ = 5V  $\pm 10\%$ ,  $T_A$  = 25°C, Fosc = 20 MHz, unless otherwise specified.)

| SYMBOL                          | PARAMETER                       | SP      | ECIFICAT | ION  | TEST CONDITIONS                       |  |
|---------------------------------|---------------------------------|---------|----------|------|---------------------------------------|--|
| OTHIDOL                         | TANAMETER                       | MIN.    | MAX.     | UNIT | TEOT GONDITIONS                       |  |
| $V_{DD}$                        | Operating Voltage               | 4.5     | 5.5      | >    | RST = 1, P0 = V <sub>DD</sub>         |  |
| 1                               | Operating Current               |         | 20       | mA   | No load                               |  |
| I <sub>DD</sub>                 | Operating Current               |         | 20       | ША   | V <sub>DD</sub> = 5.5V                |  |
| I <sub>IDLE</sub>               | Idle Current                    | _       | 6        | mA   | Idle mode                             |  |
| IDLE                            | Tale Current                    | _       | · ·      | ША   | V <sub>DD</sub> = 5.5V                |  |
| I <sub>PWDN</sub>               | Power Down Current              | _       | 10       | μΑ   | Power-down mode                       |  |
| PWDN                            | Fower Down Current              | _       |          | μΑ   | V <sub>DD</sub> = 5.5V                |  |
| Long                            | Input Current                   | -50     | +10      | μΑ   | $V_{DD} = 5.5V$                       |  |
| I <sub>IN1</sub>                | P1, P2, P3, P4                  | -30     | 110      | μΑ   | $V_{IN} = 0V \text{ or } V_{DD}$      |  |
| l                               | Input Current                   | -10     | +300     | μΑ   | $V_{DD} = 5.5V$                       |  |
| I <sub>IN2</sub>                | RST                             | -10     | 1300     | μΑ   | 0 <v<sub>IN<v<sub>DD</v<sub></v<sub>  |  |
|                                 | Input Leakage Current           | 40      | . 10     | Δ.   | V <sub>DD</sub> = 5.5V                |  |
| I <sub>LK</sub>                 | P0, <del>EA</del>               | -10 +10 |          | μΑ   | 0V <v<sub>IN<v<sub>DD</v<sub></v<sub> |  |
| [*4]                            | Logic 1 to 0 Transition Current | 500     | 200      | ^    | V <sub>DD</sub> = 5.5V                |  |
| I <sub>TL</sub> <sup>[*4]</sup> | P1, P2, P3, P4                  | -500    | -200     | μΑ   | V <sub>IN</sub> = 2.0V                |  |

Publication Release Date: April 20, 2005 Revision A5

# W78E365



# D.C. Characteristics, continued

| SYMBOL           | PARAMETER                                  | SI   | PECIFICATI           | ON   | TEST CONDITIONS                          |
|------------------|--------------------------------------------|------|----------------------|------|------------------------------------------|
| STWIDUL          | PARAMETER                                  | MIN. | MAX.                 | UNIT | TEST CONDITIONS                          |
| V <sub>IL1</sub> | Input Low Voltage                          | 0    | 0.8                  | V    | V <sub>DD</sub> = 4.5V                   |
| V IL1            | P0, P1, P2, P3, P4, EA                     | U U  | 0.6                  | V    | V <sub>DD</sub> = 4.5V                   |
| $V_{IL2}$        | Input Low Voltage<br>RST                   | 0    | 0.8                  | V    | V <sub>DD</sub> = 4.5V                   |
| $V_{IL3}$        | Input Low Voltage<br>XTAL1 <sup>[*4]</sup> | 0    | 0.8                  | V    | V <sub>DD</sub> = 4.5V                   |
| $V_{\rm IH1}$    | Input High Voltage                         | 2.4  | V <sub>DD</sub> +0.2 | V    | V <sub>D D</sub> = 5.5V                  |
| V IH1            | P0, P1, P2, P3, P4, EA                     | 2.4  | V <sub>DD</sub> 10.2 | v    | VDD - 3.3 V                              |
| $V_{\text{IH2}}$ | Input High Voltage<br>RST                  | 3.5  | V <sub>DD</sub> +0.2 | V    | V <sub>DD</sub> = 5.5V                   |
| $V_{\text{IH3}}$ | Input High Voltage XTAL1 <sup>[*4]</sup>   | 3.5  | V <sub>DD</sub> +0.2 | V    | V <sub>DD</sub> = 5.5V                   |
| V <sub>OL1</sub> | Output Low Voltage<br>P1, P2, P3, P4       | -    | 0.45                 | V    | $V_{DD} = 4.5V$ $I_{OL} = +2 \text{ mA}$ |
|                  | Output Low Voltage                         |      |                      |      | V <sub>DD</sub> = 4.5V                   |
| $V_{OL2}$        | P0, ALE, PSEN [*3]                         | -    | 0.45                 | V    | I <sub>OL</sub> = +4 mA                  |
| lsk1             | Sink current<br>P1, P3, P4                 | 4    | 8                    | mA   | V <sub>DD</sub> = 4.5V<br>VOL = 0.45V    |
| lsk2             | Sink current                               | 10   | 14                   | mA   | V <sub>DD</sub> =4.5V                    |
| ISKZ             | P0, P2, ALE, PSEN                          | 10   | 17                   | ША   | Vol = 0.45V                              |
| $V_{OH1}$        | Output High Voltage                        | 2.4  | _                    | V    | $V_{DD} = 4.5V$                          |
| 0111             | P1, P2, P3, P4                             |      |                      |      | I <sub>OH</sub> = -100 μA                |
| $V_{OH2}$        | Output High Voltage                        | 2.4  | _                    | V    | V <sub>DD</sub> = 4.5V                   |
|                  | P0, ALE, PSEN <sup>[*3]</sup>              |      |                      |      | I <sub>OH</sub> = -400 μA                |
| Isr1             | Source current<br>P1, P2, P3, P4           | -120 | -180                 | μΑ   | $V_{DD} = 4.5V$<br>$V_{OH} = 2.4V$       |
|                  | Source current                             |      |                      |      | V <sub>DD</sub> =4.5V                    |
| lsr2             | P0, P2, ALE, PSEN                          | -10  | -14                  | mA   | V <sub>DD</sub> =4.5V<br>VOH = 2.4V      |

<sup>\*1.</sup> RST pin is a Schmitt trigger input.

<sup>\*2.</sup> P0, ALE and PSEN are tested in the external access mode.

<sup>\*3.</sup> XTAL1 is a CMOS input.

 $<sup>^{\</sup>star}$ 4. Pins of P1, P2, P3, P4 can source a transition current when they are being externally driven from 1 to 0.



### 7.3 A.C. Characteristics

The AC specifications are a function of the particular process used to manufacture the part, the ratings of the I/O buffers, the capacitive load, and the internal routing capacitance. Most of the specifications can be expressed in terms of multiple input clock periods (TCP), and actual parts will usually experience less than a  $\pm 20$  nS variation.

# **Clock Input Waveform**



| PARAMETER       | SYMBOL | MIN. | TYP. | MAX. | UNIT | NOTES |
|-----------------|--------|------|------|------|------|-------|
| Operating Speed | Fop    | 0    | -    | 40   | MHz  | 1     |
| Clock Period    | TCP    | 25   | -    | -    | nS   | 2     |
| Clock High      | Тсн    | 20   | -    | -    | nS   | 3     |
| Clock Low       | TcL    | 20   | -    | -    | nS   | 3     |

- 1. The clock may be stopped indefinitely in either state.
- 2. The Tcp specification is used as a reference in other specifications.
- 3. There are no duty cycle requirements on the XTAL1 input.



# 8. TIMING WAVEFORMS

# 8.1 Program Fetch Cycle



| PARAMETER                  | SYMBOL | MIN.    | TYP.  | MAX.  | UNIT | NOTES |
|----------------------------|--------|---------|-------|-------|------|-------|
| Address Valid to ALE Low   | TAAS   | 1 Тср-∆ | -     | -     | nS   | 4     |
| Address Hold from ALE Low  | Таан   | 1 Tcp-∆ | -     | ı     | nS   | 1, 4  |
| ALE Low to PSEN Low        | TAPL   | 1 Тср-∆ | -     | ı     | nS   | 4     |
| PSEN Low to Data Valid     | TPDA   | ı       | -     | 2 Tcp | nS   | 2     |
| Data Hold after PSEN High  | TPDH   | 0       | -     | 1 Tcp | nS   | 3     |
| Data Float after PSEN High | TPDZ   | 0       | -     | 1 Tcp | nS   |       |
| ALE Pulse Width            | TALW   | 2 Tcp-Δ | 2 TCP | -     | nS   | 4     |
| PSEN Pulse Width           | TPSW   | 3 Тср-∆ | 3 TCP |       | nS   | 4     |

- 1. P0.0–P0.7, P2.0–P2.7 remain stable throughout entire memory cycle.
- 2. Memory access time is 3 Tcp.
- 3. Data have been latched internally prior to  $\overline{\text{PSEN}}$  going high.
- 4. "Δ" (due to buffer driving delay and wire loading) is 20 nS.



Timing Waveforms, continued

# 8.2 Data Read Cycle



| PARAMETER               | SYMBOL | MIN.    | TYP.  | MAX.    | UNIT | NOTES |
|-------------------------|--------|---------|-------|---------|------|-------|
| ALE Low to RD Low       | TDAR   | 3 Тср-∆ | -     | 3 ТСР+∆ | nS   | 1, 2  |
| RD Low to Data Valid    | TDDA   | -       | -     | 4 Tcp   | nS   | 1     |
| Data Hold from RD High  | TDDH   | 0       | -     | 2 Tcp   | nS   |       |
| Data Float from RD High | TDDZ   | 0       | -     | 2 Tcp   | nS   |       |
| RD Pulse Width          | TDRD   | 6 Тср-∆ | 6 Тср | -       | nS   | 2     |

- 1. Data memory access time is 8  $\ensuremath{\mathsf{Tcp}}.$
- 2. " $\Delta$ " (due to buffer driving delay and wire loading) is 20 nS.



Timing Waveforms, continued

# 8.3 Data Write Cycle



| PARAMETER              | SYMBOL | MIN.    | TYP.  | MAX.    | UNIT |
|------------------------|--------|---------|-------|---------|------|
| ALE Low to WR Low      | TDAW   | 3 Тср-∆ | -     | 3 Tcp+Δ | nS   |
| Data Valid to WR Low   | TDAD   | 1 Tcp-∆ | -     | -       | nS   |
| Data Hold from WR High | Towo   | 1 Tcp-∆ | -     | -       | nS   |
| WR Pulse Width         | Towr   | 6 Тср-∆ | 6 Tcp | -       | nS   |

Note: " $\Delta$ " (due to buffer driving delay and wire loading) is 20 nS.



Timing Waveforms, continued

# 8.4 Port Access Cycle



| PARAMETER                    | SYMBOL | MIN.  | TYP. | MAX. | UNIT |
|------------------------------|--------|-------|------|------|------|
| Port Input Setup to ALE Low  | TPDS   | 1 TCP | -    | -    | nS   |
| Port Input Hold from ALE Low | TPDH   | 0     | -    | -    | nS   |
| Port Output to ALE           | TPDA   | 1 TCP | -    | 1    | nS   |

**Note:** Ports are read during S5P2, and output data becomes available at the end of S6P2. The timing data are referenced to ALE, since it provides a convenient reference.



# 9. TYPICAL APPLICATION CIRCUIT

# 9.1 External Program Memory and Crystal



Figure A

| CRYSTAL | C1  | C2  | R |
|---------|-----|-----|---|
| 6 MHz   | 47P | 47P | - |
| 16 MHz  | 30P | 30P | - |
| 24 MHz  | 15P | 10P | - |

Above table shows the reference values for crystal applications.

- 1. C1, C2, R components refer to Figure A
- 2. Crystal layout must get close to XTAL1 and XTAL2 pins on user's application board. Typical Application Circuit, continued



# 9.2 Expanded External Data Memory and Oscillator



Figure B

# 10. PACKAGE DIMENSIONS

# 10.1 40-pin DIP





Package Dimensions, continued

# 10.2 44-pin PLCC



# 10.3 44-pin PQFP





### 11. APPLICATION NOTE

## 11.1 In-system Programming Software Examples

This application note illustrates the in-system programmability of the Winbond W78E365 ROM microcontroller. In this example, microcontroller will boot from 64KB APROM bank and waiting for a key to enter in-system programming mode for re-programming the contents of 64KB APROM. While entering in-system programming mode, microcontroller executes the loader program in 4KB LDROM bank. The loader program erases the 64KB APROM then reads the new code data from external SRAM buffer (or through other interfaces) to update the 64KB APROM.

### Example 1:

```
* Example of 64K APROM program: Program will scan the P1.0. if P1.0 = 0, enters in-system
 programming mode for updating the content of APROM code else executes the current ROM code.
 XTAL = 16 MHz
    .chip 8052
    .RAMCHK OFF
    .symbols
    CHPCON
            EQU
                   BFH
    CHPENR
             EQU
                   F6H
    SFRAL
             EQU
                   C4H
    SFRAH
             EQU
                   C5H
    SFRFD
             EQU
                   C6H
    SFRCN
             EQU
                   C7H
    ORG
          ОН
    LJMP 100H
                          ; JUMP TO MAIN PROGRAM
   TIMERO SERVICE VECTOR ORG = 000BH
    ORG
         00BH
    CLR
          TR0
                          ; TR0 = 0, STOP TIMER0
    MOV
          TL0, R6
    MOV
          TH0, R7
    RETI
  * 64K APROM MAIN PROGRAM
   ORG 100H
MAIN_64K:
    MOV A,P1
                          ; SCAN P1.0
    ANL A, #01H
    CJNE A, #01H, PROGRAM 64K; IF P1.0 = 0, ENTER IN-SYSTEM PROGRAMMING MODE
    JMP NORMAL MODE
PROGRAM 64K:
    MOV CHPENR, #87H
                          ; CHPENR = 87H, CHPCON REGISTER WRTE ENABLE
```

Publication Release Date: April 20, 2005

# W78E365



```
MOV CHPENR, #59H
                        ; CHPENR = 59H, CHPCON REGISTER WRITE ENABLE
    MOV CHPCON, #03H
                        ; CHPCON = 03H, ENTER IN-SYSTEM PROGRAMMING MODE
    MOV TCON, #00H
                        ; TR = 0 TIMER0 STOP
    MOV IP, #00H
MOV IE, #82H
                        : IP = 00H
                        ; TIMERO INTERRUPT ENABLE FOR WAKE-UP FROM IDLE MODE
    MOV R6, #F0H
                        ; TL0 = F0H
    MOV R7, #FFH
                        ; TH0 = FFH
    MOV TL0, R6
    MOV TH0. R7
    MOV TMOD, #01H
                        ; TMOD = 01H, SET TIMER0 A 16-BIT TIMER
    MOV TCON, #10H
                        ; TCON = 10H, TR0 = 1,GO
    MOV PCON, #01H
                        ; ENTER IDLE MODE FOR LAUNCHING THE IN-SYSTEM
                        ; PROGRAMMING
;* Normal mode 64KB APROM program: depending user's application
NORMAL_MODE:
                        ; User's application program
Example 2:
Example of 4 KB LDROM program: This loader program will erase the 64KB APROM first, then reads the new;*
code from external SRAM and program them into 32 KB APROM bank. XTAL = 16 MHz
.chip 8052
  .RAMCHK OFF
  .symbols
  CHPCON
          EQU
                BFH
  CHPENR
          EQU
                F6H
  SFRAL
          EQU
                C4H
  SFRAH
          EQU
                C5H
  SFRFD
          EQU
                C6H
  SFRCN
          EQU
                C7H
         000H
    ORG
    LJMP 100H
                        ; JUMP TO MAIN PROGRAM
 .************************
 ;* 1. TIMER0 SERVICE VECTOR ORG = 0BH
    ORG 000BH
    CLR TR0
                        ; TR0 = 0, STOP TIMER0
    MOV TL0, R6
    MOV TH0, R7
    RETI
```



MOV A, SFRFD

; READ ONE BYTE

```
* 4KB LDROM MAIN PROGRAM
    ORG 100H
MAIN 4K:
    MOV SP, #C0H
                         ; CHPENR = 87H, CHPCON WRITE ENABLE.
    MOV CHPENR, #87H
     MOV CHPENR, #59H
                         ; CHPENR = 59H, CHPCON WRITE ENABLE
     MOV CHPCON, #03H
                         ; CHPCON = 03H, ENABLE IN-SYSTEM PROGRAMMING.
     MOV CHPENR, #00H
                        ; DISABLE CHPCON WRITE ATTRIBUTE
                         ; TCON = 00H, TR = 0 TIMER0 STOP
     MOV TCON, #00H
     MOV TMOD, #01H
                         ; TMOD = 01H, SET TIMER0 A 16BIT TIMER
     MOV IP, #00H
                         ; IP = 00H
     MOV IE, #82H
                         ; IE = 82H, TIMERO INTERRUPT ENABLED
     MOV R6, #F0H
    MOV R7, #FFH
     MOV TL0, R6
     MOV TH0, R7
     MOV TCON, #10H
                        ; TCON = 10H, TR0 = 1, GO
     MOV PCON, #01H
                         ; ENTER IDLE MODE
UPDATE 64K:
                        ; TCON = 00H, TR = 0 TIM0 STOP
     MOV TCON, #00H
     MOV IP, #00H
                         : IP = 00H
     MOV IE, #82H
                         ; IE = 82H, TIMERO INTERRUPT ENABLED
     MOV TMOD, #01H
                         ; TMOD = 01H, MODE1
     MOV R6, #E0H
                        ; SET WAKE-UP TIME FOR ERASE OPERATION, ABOUT 15 mS. DEPENDING
                         ; ON USER'S SYSTEM CLOCK RATE.
     MOV R7, #B1H
     MOV TL0, R6
     MOV TH0, R7
ERASE P 4K:
     MOV SFRCN, #22H ; SFRCN(C7H) = 22H ERASE 64K
     MOV TCON, #10H
                       ; TCON = 10H, TR0 = 1,GO
                       ; ENTER IDLE MODE (FOR ERASE OPERATION)
     MOV PCON, #01H
* BLANK CHECK
     MOV SFRCN, #0H
                      ; READ 64KB APROM MODE
     MOV SFRAH, #0H
                       ; START ADDRESS = 0H
     MOV SFRAL, #0H
     MOV R6, #FEH
                       ; SET TIMER FOR READ OPERATION, ABOUT 1.5 \muS.
     MOV R7, #FFH
     MOV TL0, R6
     MOV TH0, R7
BLANK_CHECK_LOOP:
                       ; ENABLE TIMER 0
     SETB TR0
     MOV PCON, #01H
                       ; ENTER IDLE MODE
```

Publication Release Date: April 20, 2005 Revision A5



MOV SFRAH, R1

```
CJNE A, #FFH, BLANK CHECK ERROR
    INC SFRAL
                     ; NEXT ADDRESS
    MOV A, SFRAL
    JNZ BLANK_CHECK_LOOP
    INC SFRAH
    MOV A, SFRAH
    CJNE A, #80H, BLANK CHECK LOOP ; END ADDRESS = 7FFFH
    JMP PROGRAM_64KROM
BLANK CHECK ERROR:
    MOV P1. #F0H
    MOV P3, #F0H
    JMP $
* RE-PROGRAMMING 64KB APROM BANK
**************************
PROGRAM_64KROM:
                    ; THE ADDRESS OF NEW ROM CODE
    MOV DPTR, #0H
                      ; TARGET LOW BYTE ADDRESS
    MOV R2, #00H
    MOV R1, #00H
                      ; TARGET HIGH BYTE ADDRESS
    MOV DPTR, #0H
                      ; EXTERNAL SRAM BUFFER ADDRESS
                      ; SFRAH, TARGET HIGH ADDRESS
    MOV SFRAH, R1
    MOV SFRCN, #21H ; SFRCN(C7H) = 21 (PROGRAM 64K)
    MOV R6, #BEH
                       ; SET TIMER FOR PROGRAMMING, ABOUT 50 µS.
    MOV R7, #FFH
    MOV TL0. R6
    MOV TH0, R7
PROG D 64K:
    MOV SFRAL, R2
                       ; SFRAL(C4H) = LOW BYTE ADDRESS
                       ; READ DATA FROM EXTERNAL SRAM BUFFER. BY ACCORDING USER?
    MOVX A, @DPTR
                       ; CIRCUIT, USER MUST MODIFY THIS INSTRUCTION TO FETCH CODE
    MOV SFRFD, A
                       ; SFRFD(C6H) = DATA IN
                       ; TCON = 10H, TR0 = 1,GO
    MOV TCON, #10H
                       ; ENTER IDLE MODE (PRORGAMMING)
    MOV PCON, #01H
    INC DPTR
    INC<sub>R2</sub>
    CJNE R2, #0H, PROG D 64K
    INC R1
    MOV SFRAH, R1
    CJNE R1, #80H, PROG_D_64K
* VERIFY 64KB APROM BANK
    MOV R4, #03H ; ERROR COUNTER
    MOV R6, #FEH
                      ; SET TIMER FOR READ VERIFY, ABOUT 1.5 µS.
    MOV R7, #FFH
    MOV TL0, R6
    MOV TH0, R7
    MOV DPTR, #0H
                       ; The start address of sample code
    MOV R2, #0H
                       ; Target low byte address
    MOV R1, #0H
                       ; Target high byte address
```

; SFRAH, Target high address

# W78E365



; SFRCN = 00 (Read ROM CODE) MOV SFRCN, #00H

READ\_VERIFY\_64K:

MOV SFRAL, R2 ; SFRAL(C4H) = LOW ADDRESS MOV TCON, #10H ; TCON = 10H, TR0 = 1,GO

MOV PCON, #01H

INC<sub>R2</sub> MOVX A, @DPTR INC DPTR

CJNE A, SFRFD, ERROR 64K CJNE R2, #0H, READ\_VERIFY\_64K

INC R1

MOV SFRAH, R1

CJNE R1, #80H, READ\_VERIFY\_64K

\* PROGRAMMING COMPLETLY, SOFTWARE RESET CPU

MOV CHPENR, #87H ; CHPENR = 87H MOV CHPENR, #59H ; CHPENR = 59H MOV CHPCON, #83H ; CHPCON = 83H, SOFTWARE RESET.

ERROR 64K:

DJNZ R4, UPDATE\_64K ; IF ERROR OCCURS, REPEAT 3 TIMES.

; IN-SYSTEM PROGRAMMING FAIL, USER'S PROCESS TO DEAL WITH IT.

- 39 -

Publication Release Date: April 20, 2005 Revision A5