

# High Speed, Fast Settling IC Op Amp

AD509

**FEATURES** 

Fast Settling Time

~0.1% in 500ns max 0.01% in 2.5µs max

High Slew Rate: 100V/µs min

Low los: 25nA max

Guaranteed Vos Drift: 30µV/°C max

High CMRR: 80dB min

Drives 500pF Low Price

**APPLICATIONS** 

D/A and AXD Conversion

Wideband Amplifiers

Multiplexers

Pulse Amplifier

PRODUCT DESCRIPTION

The AD509J, AD509K and AD509S are monolithic operational amplifiers specifically designed for applications requiring fast settling times to high accuracy of the comparable dynamic parameters include a small signal bandwidth of 20MHz, slew rate of 100V/µs min and a full power response of 150kHz min. The devices are internally compensated for all closed loop gains greater than 3, and are compensated with a single capacitor for lower gains.

The input characteristics of the AD509 are consistent with 0.01% accuracy over limited temperature ranges; offset current is 25nA max, offset voltage is 8mV max, nullable to zero, and offset voltage drift is limited to  $30\mu\text{V}/^{\circ}\text{C}$  max. PSRR and CMRR are typically 90dB.

The AD509 is designed for use with high speed D/A or A/D converters where the minimum conversion time is limited by the amplifier settling time. If 0.01% accuracy of conversion is required, a conversion cannot be made in a shorter period than the time required for the amplifier to settle to within 0.01% of its final value.

All devices are supplied in the TO-99 package. The AD509J and AD509K are specified for 0 to +70°C temperature range; the AD509S for operation from -55°C to +125°C.

PIN CONFIGURATION TO-99



PRODUCT HIGHLIGHTS

1. The AD509 is internally compensated for all closed loop
gains above 3, and compensated with a single capacitor for
lower gains thus eliminating the claborate stabilizing tech-

niques required by other high speed C op amps.

2. The AD509 will drive capacitive loads of 500pF without deterioration in settling time. Larger capacitive loads can be driven by tailoring the compensation to minimize settling time.

Common Mode Rejection, Gain and Noise are compatible with a 0.01% accuracy device.

4. The AD509K and AD509S are 100% tested for minimum slew rate and guaranteed to settle to 0.01% of its final value in less than  $2.5\mu$ s.

## AD509 — SPECIFICATIONS (@ $\pm 25^{\circ}$ C and $V_s = \pm 15V$ dc unless otherwise specified)

| Mode)                                               | Min   | AD509J<br>Typ | Max   | Min                | AD509K<br>Typ | Max                         | Min      | AD509S<br>Typ | Max   | Units  |
|-----------------------------------------------------|-------|---------------|-------|--------------------|---------------|-----------------------------|----------|---------------|-------|--------|
| OPEN LOOP GAIN                                      | 1     |               |       |                    |               |                             |          |               |       |        |
| $V_{\Omega} = \pm 10V, R_{L} \ge 2k\Omega$          | 7,500 | 15,000        |       | 10,000             | 15,000        |                             | 10,000   | 15,000        |       | V/V    |
| $T_{min}$ to $T_{max}$ , $R_L = 2k\Omega$           | 5,000 | 13,000        |       | 7,500              | ,             |                             | 7,500    | -             |       | V/V    |
|                                                     | 7,000 |               |       | - 7,550            |               |                             |          |               |       |        |
| OUTPUT CHARACTERISTICS                              |       |               |       |                    |               |                             |          |               |       | v      |
| Voltage @ $R_L = 2k\Omega$ , $T_{min}$ to $T_{max}$ | ±10   | ± 12          |       | ±10                | ± 12          |                             | ± 10     | ± 12          |       | V      |
| FREQUENCY RESPONSE                                  | 1     |               |       |                    |               |                             |          |               |       |        |
| Unity Gain Small Signal                             | 1     | 20            |       |                    | 20            |                             | -        | 20            |       | MHz    |
| Full Power Response                                 | 1.2   | 1.6           |       | 1.5                | 2.0           |                             | 1.5      | 2.0           |       | MHz    |
| Slew Rate, Unity Gain                               | 80 4  | 120           |       | 80                 | 120           |                             | 100      | 120           |       | V/µs   |
| Settling Time                                       |       |               |       |                    |               |                             |          |               |       |        |
| to 0.1%                                             |       | 200           |       |                    | 200           |                             |          | 200           | 500   | ms     |
| to 0.01%                                            |       | 1.0           |       |                    | 1.0           |                             |          | 1.0           | 2.5   | μs     |
|                                                     | +     |               |       |                    |               |                             |          |               |       |        |
| INPUT OFFSET VOLTAGE                                |       |               |       |                    | 4             | 8                           |          | 4             | 8     | mV     |
| Initial Offset                                      |       | 5             | 10    |                    | 4             | 11                          |          | *             | 11    | mV     |
| Input Offset Voltage Tmin to Tmax                   |       |               | 14    |                    |               | 11                          |          |               | 11    | 111 V  |
| Input Offset Voltage vs. Supply,                    |       |               |       |                    |               |                             |          |               | 100   | μν/ν   |
| T <sub>max</sub> to T <sub>max</sub>                |       |               | 200   |                    |               | 100                         |          |               | 100   | μν/ν   |
| INPUT BIAS CURRENT                                  |       |               |       |                    |               |                             |          |               |       |        |
| Initial                                             | )     | 125           | 250   |                    | 100           | 200                         |          | 100           | 200   | nA     |
| T <sub>min</sub> to T <sub>max</sub>                | 1) [  |               | 500   |                    |               | 400                         |          |               | 400   | nA     |
| INPUT OFFSET QUERENT                                | * 1   |               |       |                    |               |                             |          |               |       |        |
|                                                     | 1) \  | 20            | 50    | $\vdash \setminus$ | 10            | 25                          | Ì        | 10            | 25    | nA     |
| Initial                                             | 1/ [  | 20            | 100   |                    | 10            | 50                          |          | 10            | 50    | nA     |
| T <sub>A</sub> = min to max                         |       | $\overline{}$ | 100   |                    | -H            |                             |          |               |       | 101    |
| INPUT IMPEDANCE                                     |       | $\smile$      | /     |                    | 1 1           | /                           | _        | 7             |       |        |
| Differential                                        | 40    | 100           |       | 59                 | 100           |                             | 50       | 100           |       | MΩ     |
| INPUT VOLTAGE RANGE                                 |       |               |       |                    | TT            |                             |          |               | _     | 1      |
| Differential                                        |       | ± 15          | _     |                    | ± 15          | / /                         | h 7      | ±15           | / _   | /v     |
| Common Mode                                         |       | ± 10          |       |                    | =10           | <i>→    </i>                | 7        | ± 10          |       | /v /   |
| Common Mode Rejection                               | 74    | 90            |       | 80                 | 90            | $\rightarrow$ / $^{\prime}$ | 80       | 90            | /     | dB     |
|                                                     | +     |               |       | -                  |               |                             |          | -+            | -     | /      |
| INPUT NOISE VOLTAGE                                 |       | 100           |       |                    | ***           |                             |          | 100           | ' /   | aV/√Hz |
| f = 10Hz                                            |       | 100           |       | 1                  | 100           |                             |          |               | - /   | nV/√Hz |
| f = 100Hz                                           |       | 30            |       |                    | 30            |                             |          | 30            | L     |        |
| f = 100kHz                                          |       | 19            |       |                    | 19            |                             |          | 19            |       | nV/√Hz |
| POWER SUPPLY                                        |       |               |       |                    |               |                             |          |               |       |        |
| Rated Performance                                   |       | ± 15          |       |                    | ±15           |                             |          | ±15           |       | v      |
| Operating                                           | ±5    |               | ± 20  | ±5                 |               | ± 20                        | ±5       |               | ±20   | v      |
| Quiescent Current                                   |       | 4             | 6     |                    | 4             | 6                           | 50000000 | 4             | 6     | mA     |
|                                                     | +     |               |       | +                  | -             |                             |          |               |       | -      |
| TEMPERATURE RANGE                                   |       |               | . 70  |                    |               | . 70                        | 55       |               | + 125 | °C     |
| Operating, Rated Performance                        | 0     |               | +70   | 0                  |               | +70                         | 55<br>65 |               |       | °C     |
| Storage                                             | -65   |               | + 150 | -65                |               | + 150                       | - 65     |               | + 150 | -      |

### NOTES

Specifications subject to change without notice.

All min and max specifications are guaranteed.

Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels.

#### **ORDERING GUIDE**

| Model   | Temperature Range | Package Option* |  |  |  |
|---------|-------------------|-----------------|--|--|--|
| AD509JH | 0°C to +70°C      | H-08A           |  |  |  |
| AD509KH | 0°C to +70°C      | H-08A           |  |  |  |
| AD509SH | -55°C to +125°C   | H-08A           |  |  |  |

<sup>\*</sup>H-08A = TO-99 Style Metal Can. For outline information see Package Information section.

## Applying the AD509

#### APPLYING THE AD509

MEASURING SETTLING TIME. Settling time is defined as that period required for an amplifier output to swing from 0 volts to full scale, usually 10 volts, and to settle to within a specified percentage of the final output voltage. For high accuracy systems, the accuracy requirement is normally specified as either 0.1% (10-bit accuracy) or 0.01% (12-bit accuracy) of the 10 volt output level. The settling time period is comprised of an initial propagation delay, an additional time for the amplifier to slew to the vicinity of 10 volts, and a final time period to recover from internal saturation and other effects, and settle within the specified error band. Because settling time depends on both linear and nonlinear factors, there is no simple approach to predicting its final value to different levels of accuracy. In particular, extremely high slew rates do not assure a rapid settling time, since this is only one of many factors affecting In most high speed amplifiers, after the ettling time. amplifier has slewed to the visinity of the final output oltage, it must recover from internal saturation and then llow any overshoot and ringing to damp out. definitions are illustrated in Figure



Figure 1. Settling Time

The AD509K and AD509S are guaranteed to settle to 0.1% in 500ns and 0.01% in 2.5 $\mu$ s when tested as shown in Figure 2. There is no appreciable degradation in settling time when the capacitive load is increased to 500pF, as discussed below. The settling time is computed by summing the output and the input into a differential amplifier, which then drives a scope



Figure 2. AD509 Settling Time Test Circuit

display. The resultant waveform of  $(E_O - E_{IN})$  of a typical AD509 is shown in Figure 3. Note that the waveform crosses the 1mV point representing 0.01% accuracy in approximately 1.5 $\mu$ s. The top trace represents the output signal; the bottom trace represents the error signal.



Figure 3. Settling Time of AD509

SETTLING TIME VS.  $R_f$  AND  $R_i$ . Settling time of an amplifier is a function of the feedback and input resistors, since they interact with the input capacitance of the amplifier. When operating in the non-inverting mode, the source impedance should be kept relatively low; e.g.,  $5k\Omega_i$ ; in order to insure optimum performance. The small feedback capacitor (5pF) is used in the settling time test circuit in parallel with the feedback resistor to reduce ringing. This capacitor partially cantels the pole formed in the loop gain response as a result of the feedback and input resistors, and the input capacitance

SETTLING TIME VS. CAPACITIVE LOAD. The Alb509 will drive capacitive loads of 500pF without appreciable deterioration in settling time. Larger capacitive loads can be driven by tailoring the compensation to minimize settling time. Figure 4 shows the settling time of a typical AD509 compensated for unity gain with a 15pF capacitor, with a 500pF capacitive load on the output. Note that settling time to 0.01% is still under 2.0μs.



Figure 4. AD509 with 500pF Capacitive Load

CONNECTIONS. It is essential that care be taken in the signal and power ground circuits to avoid inducing or generating extraneous voltages in the ground signal paths.

## AD509

The  $0.1\mu F$  ceramic power supply bypass capacitors are considerably more important for the AD509 than for low frequency general purpose amplifiers. Their main purpose is to convert the distributed high frequency ground to a lumped single point (the V+ point). The V+ to V-  $0.1\mu F$  capacitor equalizes the supply grounds while the  $0.1\mu F$  capacitor from V+ to signal ground should be returned to signal common. The signal common, which is bypassed to pin 7, is defined as that point at which the input signal source, the feedback network, and the return side of the load are joined to the power common.

Note that the diagram shows each individual capacitor directly connected to the appropriate terminal (pin 7 [V+]).

INVERTING O 2 18pF

TO SIGNAL COMMON POINT

TO SIGNAL

Figure 6. Open Loop Frequency and Phase Response

1004

In addition, it is suggested that all connections be short and direct, and as physically close to the case as possible, so that the length of any conducting path shared by external components will be minimized.

COMPONENTS. Resistors are preferably metal film types, because they have less capacitance and stray inductance than wirewound types, and are available with excellent accuracies and temperature coefficients.

Diodes are hot carrier types for the very fastest-settling applications, but 1N914 types are suitable for more routine uses.

Capacitors in critical locations are polystyrene, teflon, or polycarbonate to minimize dielectric absorption.

CIRCUIT. For the fastest settling times, keep leads short, orient components to minimize stray capacitance, keep circuit impedance levels as low as consistent with the output capabilities of the amplifier and the signal source, reduce all external load capacitances to the absolute minimum. Don't overlook sockets or printed circuit board mounting as possible sources of dielectric absorption. Avoid pole-zero mismatches in any feedback networks used with the amplifier. Minimize noise pickup.



Figure 7. Open Loop Frequency Response for Various Cc's

## THE AD509 AS AN OUTPUT AMPLIFIER FOR FAST CURRENT-OUTPUT D-TO-A CONVERTERS

Most fast integrated circuit digital to analog converters have current outputs. That is, the digital input code is translated to an output current proportional to the digital code. In many applications, that output current is converted to a voltage by connecting an operational amplifier in the current-to-voltage conversion mode.

The settling time of the combination depends on the settling time of the DAC and the output amplifier. A good approximation is:

$$t_s TOTAL = \sqrt{(t_s DAC)^2 + (t_s AMP)^2}$$

Some IC DACs settle to final output value in 100-500 nanoseconds. Since most IC op amps require a longer time to settle to  $\pm 0.1\%$  or  $\pm 0.01\%$  of final value, amplifier settling time can dominate total settling time. And for a 12-bit DAC, one least significant bit is only 0.024% of full-scale, so low drift and high linearity and precision are also required of the output amplifier.

Figure 8 shows the AD509K connected as an output amplifier with the AD565K, high speed 12-bit IC digital-to-analog converter. The 10 picofarad capacitor, C1, compensates for the 25pF AD565 output capacitance. The voltage output of the AD565K/AD509K combination settles to ±0.01% in one microsecond. The low input voltage drift and high open loop gain of the AD509K assures 12-bit accuracy over the operating temperature range.



Figure 8. AD509 as an Output Amplifier for a Fast Current-Output D-to-A Converter