# Synchronous 4 Bit Counters; Binary, Direct Reset This synchronous, presettable counter features an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change conicident with each other when so instructed by the count-enable inputs and internal gating. This mode of operation eliminates the output counting spikes that are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the four flip-flops on the rising (positive-going) edge of the clock input wave form. This counter is fully programmable; that is the outputs may be preset to either level. As presetting is synchronous setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable inputs. The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two counter-enable inputs and a ripple carry output. Both countenable inputs (ENABLE P and ENABLE T) must be high to count, and ENABLE T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produce a high-level output pulse with a duration approximately equal to the high level portion of the Q<sub>A</sub> output. The high-level overflow ripple carry pulse can be enable successive cascaded stages. Transitions at the ENPor ENT are allowed regardless of the level of the clock input. - Internal Look-Ahead for Fast Counting - Carry Output for n-Bit Cascading - Synchronous Counting - Synchronously Programmable - Load Control Line - Diode-Clamped Inputs #### PIN ASSIGNMENT #### LOGIC DIAGRAM ### **FUNCTION TABLE** | | | Inputs | | | Outputs | | | | | |-------|------|-------------|-------------|----------|-----------|----|----------|----------|--------------| | Reset | Load | Enable<br>P | Enable<br>T | Clock | Q0 | Q1 | Q2 | Q3 | Function | | L | X | X | X | X | L | L | L | L | Reset to "0" | | Н | L | X | X | Ļ | P0 | P1 | P2 | P3 | Preset Data | | Н | Н | X | L | 니 | No change | | No count | | | | Н | Н | L | X | 니 | No change | | No count | | | | Н | Н | Н | Н | <u> </u> | Count up | | | Count | | | Н | X | X | X | Ļ | No change | | | No count | | X=don't care P0,P1,P2,P3 = logic level of Data inputs Ripple Carry Out = Enable $T \cdot Q0 \cdot Q1 \cdot Q2 \cdot Q3$ # MAXIMUM RATINGS\* | Symbol | Parameter | Value | Unit | | |--------------|---------------------------|-------------|------|--| | $V_{CC}$ | Supply Voltage | 7.0 | V | | | $V_{\rm IN}$ | Input Voltage | 7.0 | V | | | $V_{OUT}$ | Output Voltage | 5.5 | V | | | Tstg | Storage Temperature Range | -65 to +150 | °C | | <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. ## RECOMMENDED OPERATING CONDITIONS | Symbol | Para | Min | Max | Unit | | |-------------------|---------------------------|----------------------------|-----|------|-----| | $V_{CC}$ | Supply Voltage | | | 5.25 | V | | $V_{\mathrm{IH}}$ | High Level Input Voltage | High Level Input Voltage | | | V | | $V_{\rm IL}$ | Low Level Input Voltage | | | 0.8 | V | | $I_{OH}$ | High Level Output Current | | | -0.4 | mA | | $I_{OL}$ | Low Level Output Current | | | 8.0 | mA | | $f_{clock}$ | Clock frequency | | | 25 | MHz | | $t_{w(clock)}$ | Width of clock pulse | | | | ns | | $t_{w(reset)}$ | Width of reset pulse | | | | ns | | | | Data inputs P0, P1, P2, P3 | 20 | | ns | | $t_{su}$ | Setup time | Enable P or T | 20 | | | | | | Load | 20 | | | | $t_{\rm h}$ | Hold time at any input | | | | ns | | $T_{A}$ | Ambient Temperature Range | | | +70 | °C | # DC ELECTRICAL CHARACTERISTICS over full operating conditions | | | | | | Guaranteed Limit | | | | |-------------------|-----------------------------------------|---------------------|-----------------------------------------------------------------|-------------------------------------|------------------|------|------|--| | Symbol | P | arameter | Test | Conditions | Min | Max | Unit | | | $V_{IK}$ | Input Clam | p Voltage | $V_{CC} = min, I_{IN}$ | = -18 mA | | -1.5 | V | | | $V_{\mathrm{OH}}$ | High Level | Output Voltage | $V_{CC} = min, I_{OH}$ | = -0.4 mA | 2.7 | | V | | | $V_{OL}$ | Low Level | Output Voltage | $V_{CC} = min, I_{OL}$ | = 4 mA | | 0.4 | V | | | | | | $V_{CC} = min, I_{OL}$ | = 8 mA | | 0.5 | | | | $I_{IH}$ | High Level | Input Current | $V_{CC} = max$ | Data or enable P | | 20 | μΑ | | | | | | $V_{IN} = 2.7 \text{ V}$ | Load, clock or enable T | | 40 | | | | | | | | Reset | | 20 | | | | | | | $V_{CC} = max$ | Data or enable P | | 0.1 | mA | | | | | | $V_{IN} = 7.0 \text{ V}$ | Load, clock or enable T | | 0.2 | | | | | | | | Reset | | 0.1 | | | | $I_{IL}$ | I <sub>IL</sub> Low Level Input Current | | $V_{CC} = max$ | Data or enable P | | -0.4 | mA | | | | | | V <sub>IN</sub> =0.4 V | Load, clock or<br>enable T<br>Reset | | -0.8 | | | | $I_{O}$ | Output Sho | ort Circuit Current | ent $V_{CC} = max, V_O = 0 V$<br>(Note 1) | | -20 | -100 | mA | | | $I_{CC}$ | Supply<br>Current | All outputs high | $V_{CC} = max \text{ (Note 2)}$ $V_{CC} = max \text{ (Note 3)}$ | | | 31 | mA | | | | | All outputs low | | | | 32 | | | Note 1: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 2: $I_{CCH}$ is measured with the load high, then again with the load low, with all other inputs high and all outputs open. Note 3: $I_{CCL}$ is measured with the clock input high, then again with the clock input low, with all other inputs low and all outputs open. # AC ELECTRICAL CHARACTERISTICS ( $T_A$ =25°C, $V_{CC}$ = 5.0 V, $C_L$ = 15 pF, $R_L$ = 2 k $\Omega$ , $t_r$ =15 ns, $t_f$ = 6.0 ns) | Symbol | Parameter | Min | Max | Unit | |--------------------|-----------------------------------------------------|-----|-----|------| | $t_{\rm PLH}$ | Propagation Delay, Clock to Ripple carry | | 35 | ns | | $t_{\mathrm{PHL}}$ | Propagation Delay, Clock to Ripple carry | | 35 | ns | | $t_{\rm PLH}$ | Propagation Delay, Clock (load input high) to Any Q | | 24 | ns | | $t_{\mathrm{PHL}}$ | Propagation Delay, Clock (load input high) to Any Q | | 27 | ns | | $t_{\rm PLH}$ | Propagation Delay, Clock (load input low) to Any Q | | 24 | ns | | $t_{\mathrm{PHL}}$ | Propagation Delay, Clock (load input low) to Any Q | | 27 | ns | | $t_{\rm PLH}$ | Propagation Delay, Enable T to Ripple carry | | 14 | ns | | $t_{ m PHL}$ | Propagation Delay, Enable T to Ripple carry | | 14 | ns | | $t_{\mathrm{PHL}}$ | Propagation Delay, Reset to Any Q | | 28 | ns | Figure 1. Switching Waveform Figure 2. Switching Waveform Figure 3. Switching Waveform Figure 4. Switching Waveform NOTES A. $C_L$ includes probe and jig capacitance. B. All diodes are 1N916 or 1N3064. Figure 5. Test Circuit Sequence illustrated in waveforms: - 1. Reset outputs to zero. - 2. Preset to binary twelve. - 3. Count to thirteen, fourteen, fifteen, zero, one, and two. - 4. Inhibit. Figure 7. Timing Diagram