# **DSP56F801** ## Preliminary Technical Data # DSP56F801 16-bit Digital Signal Processor - Up to 40 MIPS operation at 80 MHz core frequency - DSP and MCU functionality in a unified, C-efficient architecture - MCU-friendly instruction set supports both DSP and controller functions: MAC, bit manipulation unit, 14 addressing modes - 8K × 16-bit words Program Flash - 1K × 16-bit words Program RAM - 2K × 16-bit words Data Flash - 1K × 16-bit words Data RAM - 2K × 16-bit words Boot Flash - Hardware DO and REP loops - 6-channel PWM Module - Two 4-channel, 12-bit ADCs - Serial Communications Interface (SCI) - Serial Peripheral Interface (SPI) - General Purpose Quad Timer - JTAG/OnCE™ port for debugging - On-chip relaxation oscillator - 11 shared GPIO - 48-pin LQFP Package $^{\star}$ includes TCS pin which is reserved for factory use and is tied to VSS Figure 1. DSP56F801 Block Diagram ### Part 1 Overview #### 1.1 DSP56F801 Features ## 1.1.1 Digital Signal Processing Core - Efficient 16-bit DSP56800 family DSP engine with dual Harvard architecture - As many as 40 Million Instructions Per Second (MIPS) at 80 MHz core frequency - Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC) - Two 36-bit accumulators including extension bits - 16-bit bidirectional barrel shifter - Parallel instruction set with unique DSP addressing modes - Hardware DO and REP loops - Three internal address buses and one external address bus - Four internal data buses and one external data bus - Instruction set supports both DSP and controller functions - Controller style addressing modes and instructions for compact code - Efficient C compiler and local variable support - Software subroutine and interrupt stack with depth limited only by memory - JTAG/OnCE debug programming interface ## 1.1.2 Memory - Harvard architecture permits as many as three simultaneous accesses to program and data memory - On-chip memory including a low-cost, high-volume flash solution - 8K × 16 bit words of Program Flash - 1K × 16-bit words of Program RAM - 2K × 16-bit words of Data Flash - $-1K \times 16$ -bit words of Data RAM - 2K × 16-bit words of Boot Flash - Programmable Boot Flash supports customized boot code and field upgrades of stored code through a variety of interfaces (JTAG, SPI) ## 1.1.3 Peripheral Circuits for DSP56F801 - Pulse Width Modulator (PWM) with six PWM outputs, two Fault inputs, fault-tolerant design with deadtime insertion; supports both center- and edge-aligned modes - Two 12-bit, Analog-to-Digital Converters (ADCs), which support two simultaneous conversions with two 4-multiplexed inputs; ADC and PWM modules can be synchronized - General Purpose Quad Timer: Timer D with three pins (or three additional GPIO lines) - Serial Communication Interface (SCI) with two pins (or two additional GPIO lines) - Serial Peripheral Interface (SPI) with configurable four-pin port (or four additional GPIO lines) - Eleven multiplexed General Purpose I/O (GPIO) pins - Computer-Operating Properly (COP) watchdog timer - One dedicated external interrupt pin - External reset pin for hardware reset - JTAG/On-Chip Emulation (OnCE<sup>TM</sup>) for unobtrusive, processor speed-independent debugging - Software-programmable, Phase Lock Loop-based frequency synthesizer for the DSP core clock - Oscillator flexibility between either an external crystal oscillator or an on-chip relaxation oscillator for lower system cost and two additional GPIO lines ## 1.1.4 Energy Information - Fabricated in high-density CMOS with 5V tolerant, TTL-compatible digital inputs - Uses a single 3.3V power supply - On-chip regulators for digital and analog circuitry to lower cost and reduce noise - Wait and Stop modes available ## 1.2 DSP56F801 Description The DSP56F801 is a member of the DSP56800 core-based family of Digital Signal Processors (DSPs). It combines, on a single chip, the processing power of a DSP and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution. Because of its low cost, configuration flexibility, and compact program code, the DSP56F801 is well-suited for many applications. The DSP56F801 includes many peripherals that are especially useful for applications such as motion control, smart appliances, steppers, encoders, tachometers, limit switches, power supply and control, automotive control, engine management, noise suppression, remote utility metering, and industrial control for power, lighting, and automation. The DSP56800 core is based on a Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The microprocessor-style programming model and optimized instruction set allow straightforward generation of efficient, compact code for both DSP and MCU applications. The instruction set is also highly efficient for C compilers to enable rapid development of optimized control applications. The DSP56F801 supports program execution from either internal or external memories. Two data operands can be accessed from the on-chip data RAM per instruction cycle. The DSP56F801 also provides one external dedicated interrupt lines and up to 11 General Purpose Input/Output (GPIO) lines, depending on peripheral configuration. The DSP56F801 DSP controller includes 8K words (16-bit) of program Flash and 2K words of Data Flash (each programmable through the JTAG port) with 1K words of both program and data RAM. A total of 2K words of Boot Flash is incorporated for easy customer-inclusion of field-programmable software routines that can be used to program the main program and data flash memory areas. Both program and data flash memories can be independently bulk erased or erased in page sizes of 256 words. The Boot Flash memory can also be either bulk or page erased. A key application-specific feature of the DSP56F801 is the inclusion of a Pulse Width Modulator (PWM) module. This modules incorporates six complementary, individually programmable PWM signal outputs to enhance motor control functionality. Complementary operation permits programmable dead-time insertion, and separate top and bottom output polarity control. The up-counter value is programmable to support a continuously variable PWM frequency. Both edge and center aligned synchronous pulse width control (0% to 100% modulation) are supported. The device is capable of controlling most motor types: ACIM (AC Induction Motors), both BDC and BLDC (Brush and Brushless DC motors), SRM and VRM (Switched and Variable Reluctance Motors), and stepper motors. The PWMs incorporate fault protection and cycle-by-cycle current limiting with sufficient output drive capability to directly drive standard opto-isolators. A "smoke-inhibit", write-once protection feature for key parameters is also included. The PWM is double-buffered and includes interrupt control to permit integral reload rates to be programmable from 1 to 16. The PWM modules provide a reference output to synchronize the Analog-to-Digital Converters. The DSP56F801 incorporates an 8 input, 12-bit Analog-to-Digital Converter (ADC). A full set of standard programmable peripherals is provided that include a Serial Communications Interface (SCI), a Serial Peripheral Interface (SPI), and two Quad Timers. Any of these interfaces can be used as General-Purpose Input/Outputs (GPIO) if that function is not required. An on-chip relaxation oscillator provides flexibility in the choice of either on-chip or externally supplied frequency reference for chip timing operations. Application code is used to select which source is to be used. ## 1.3 "Best in Class" Development Environment The SDK (Software Development Kit) provides fully debugged peripheral drivers, libraries and interfaces that allow programmers to create their unique C application code independent of component architecture. The CodeWarrior Integrated Development Environment is a sophisticated tool for code navigation, compiling, and debugging. A complete set of evaluation modules (EVMs) and development system cards support concurrent engineering. Together, the SDK, CodeWarrior, and EVMs create a complete, scalable tools solution for easy, fast, and efficient development. ## 1.4 Product Documentation The four documents listed in **Table 1** are required for a complete description and proper design with the DSP56F801. Documentation is available from local Motorola distributors, Motorola semiconductor sales offices, Motorola Literature Distribution Centers, or online at <a href="https://www.motorola.com/semiconductors/dsp">www.motorola.com/semiconductors/dsp</a>. Table 1. DSP56F801 Chip Documentation | Topic | Description | Order Number | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------| | DSP56800<br>Family Manual | Detailed description of the DSP56800 family architecture, and 16-bit DSP core processor and the instruction set | DSP56800FM/D | | DSP56F801/803/805/807<br>User's Manual | Detailed description of memory, peripherals, and interfaces of the DSP56F801, DSP56F803, DSP56F805, and DSP56F807 | DSP56F801-7UM/D | | DSP56F801<br>Technical Data Sheet | Electrical and timing specifications, pin descriptions, and package descriptions (this document) | DSP56F801/D | | DSP56F801<br>Product Brief | Summary description and block diagram of the DSP56F801 core, memory, peripherals and interfaces | DSP56F801PB/D | ## 1.5 Data Sheet Conventions This data sheet uses the following conventions: | OVERBAR | This is used to indicate a signal that is active when pulled low. For example, the RESET pin is | |---------|-------------------------------------------------------------------------------------------------| | | | active when low. "asserted" A high true (active high) signal is high or a low true (active low) signal is low. "deasserted" A high true (active high) signal is low or a low true (active low) signal is high. | Examples: | Signal/Symbol | Logic State | Signal State | Voltage <sup>1</sup> | |-----------|---------------|-------------|--------------|----------------------------------| | | PIN | True | Asserted | $V_{IL}/V_{OL}$ | | | PIN | False | Deasserted | $V_{IH}/V_{OH}$ | | | PIN | True | Asserted | $V_{IH}/V_{OH}$ | | | PIN | False | Deasserted | V <sub>IL</sub> /V <sub>OL</sub> | <sup>1.</sup> Values for VIL, VOL, VIH, and VOH are defined by individual product specifications. # Part 2 Signal/Connection Descriptions ## 2.1 Introduction The input and output signals of the DSP56F801 are organized into functional groups, as shown in **Table 2** and as illustrated in **Figure 2**. In **Table 3** through **Table 13**, each table row describes the signal or signals present on a pin. **Table 2. Functional Group Pin Allocations** | Functional Group | Number of<br>Pins | Detailed<br>Description | |---------------------------------------------------------|-------------------|-------------------------| | Power (V <sub>DD</sub> or V <sub>DDA</sub> ) | 5 | Table 3 | | Ground (V <sub>SS</sub> or V <sub>SSA</sub> ) | 6 | Table 4 | | Supply Capacitors | 2 | Table 5 | | PLL and Clock | 2 | Table 6 | | Interrupt and Program Control | 2 | Table 7 | | Pulse Width Modulator (PWM) Port | 7 | Table 8 | | Serial Peripheral Interface (SPI) Port <sup>1</sup> | 4 | Table 9 | | Serial Communications Interface (SCI) Port <sup>1</sup> | 2 | Table 10 | | Analog-to-Digital Converter (ADC) Port | 9 | Table 11 | | Quad Timer Module Port | 3 | Table 12 | | JTAG/On-Chip Emulation (OnCE) | 6 | Table 13 | <sup>1.</sup> Alternately, GPIO pins Figure 2. DSP56F801 Signals Identified by Functional Group<sup>1</sup> <sup>1.</sup> Alternate pin functionality is shown in parenthesis. # 2.2 Power and Ground Signals ## **Table 3. Power Inputs** | No. of Pins | Signal Name | Signal Description | |-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | V <sub>DD</sub> | $ \begin{tabular}{ll} \textbf{Power} — \textbf{These pins provide power to the internal structures of the chip, and should all be attached to $V_{DD.}$ \\ \end{tabular} $ | | 1 | V <sub>DDA</sub> | Analog Power—These pins supply an analog power source. | #### Table 4. Grounds | No. of Pins | Signal Name | Signal Description | | |-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 4 | V <sub>SS</sub> | $\mbox{\bf GND}\mbox{These pins provide grounding for the internal structures of the chip, and should all be attached to \mbox{V}_{\mbox{SS}.}$ | | | 1 | V <sub>SSA</sub> | Analog Ground—This pin supplies an analog ground. | | | 1 | TCS | <b>TCS</b> —This pin is reserved for factory use and must be tied to V <sub>SS</sub> for normal use. In block diagrams, this pin is considered an additional V <sub>SS</sub> . | | ## **Table 5. Supply Capacitors and VPP** | No. of | Signal | Signal | State | Signal Description | |--------|--------|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pins | Name | Type | During Reset | | | 2 | VCAPC | Supply | Supply | VCAPC - Connect each pin to a 2.2 μF bypass capacitor in order to bypass the core logic voltage regulator (required for proper chip operation). For more information, refer to Section 5.2. | # 2.3 Clock and Phase Lock Loop Signals ### **Table 6. PLL and Clock** | No. of<br>Pins | Signal<br>Name | Signal<br>Type | State<br>During Reset | Signal Description | |----------------|----------------|------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EXTAL | Input | Input | <b>External Crystal Oscillator Input</b> —This input should be connected to an 8 MHz external crystal or ceramic resonator. For more information, please refer to <b>Section 3.5</b> . | | | GPIOB2 | Input/<br>Output | Input | <b>Port B GPIO</b> —This multiplexed pin is a General Purpose I/O (GPIO) pin that can be programmed as an input or output pin. This I/O can be utilized when using the on-chip relaxation oscillator so the EXTAL pin is not needed. | <sup>\*</sup>includes TCS pin which is reserved for factory use and is tied to VSS **Table 6. PLL and Clock (Continued)** | No. of<br>Pins | Signal<br>Name | Signal<br>Type | State<br>During Reset | Signal Description | |----------------|----------------|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | XTAL | Output | Chip-<br>driven | Crystal Oscillator Output—This output should be connected to an 8 MHz external crystal or ceramic resonator. For more information, please refer to Section 3.5. | | | | | | This pin can also be connected to an external clock source. For more information, please refer to <b>Section 3.5.3</b> . | | | GPIOB3 | Input/<br>Output | Input | <b>Port B GPIO</b> —This multiplexed pin is a General Purpose I/O (GPIO) pin that can be programmed as an input or output pin. This I/O can be utilized when using the on-chip relaxation oscillator so the XTAL pin is not needed. | # 2.4 Interrupt and Program Control Signals **Table 7. Interrupt and Program Control Signals** | No. of<br>Pins | Signal<br>Name | Signal<br>Type | State During<br>Reset | Signal Description | |----------------|----------------|----------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IRQA | Input | Input | <b>External Interrupt Request A</b> —The IRQA input is a synchronized external interrupt request that indicates that an external device is requesting service. It can be programmed to be level-sensitive or negative-edge- triggered. | | 1 | RESET | Input | Input | Reset—This input is a direct hardware reset on the processor. When RESET is asserted low, the DSP is initialized and placed in the Reset state. A Schmitt trigger input is used for noise immunity. When the RESET pin is deasserted, the initial chip operating mode is latched from the EXTBOOT pin. The internal reset signal will be deasserted synchronous with the internal clocks, after a fixed number of internal clocks. | | | | | | To ensure complete hardware reset, RESET and TRST should be asserted together. The only exception occurs in a debugging environment when a hardware DSP reset is required and it is necessary not to reset the OnCE/JTAG module. In this case, assert RESET, but do not assert TRST. | # 2.5 Pulse Width Modulator (PWM) Signals ## Table 8. Pulse Width Modulator (PWMA) Signals | No. of<br>Pins | Signal<br>Name | Signal<br>Type | State During<br>Reset | Signal Description | |----------------|----------------|----------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 6 | PWMA0-5 | Output | Tri- stated | PWMA0-5— These are six PWMA output pins. | | 1 | FAULTA0 | Input | Input | <b>FAULTA0</b> — This fault input pin is used for disabling selected PWMA outputs in cases where fault conditions originate off chip. | # 2.6 Serial Peripheral Interface (SPI) Signals ## Table 9. Serial Peripheral Interface (SPI) Signals | No. of<br>Pins | Signal<br>Name | Signal<br>Type | State During<br>Reset | Signal Description | |----------------|----------------|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | MISO | Input/<br>Output | Input | SPI Master In/Slave Out (MISO)—This serial data pin is an input to a master device and an output from a slave device. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected. | | | GPIOB6 | Input/<br>Output | Input | Port E GPIO—This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin. After reset, the default state is MISO. | | 1 | MOSI | Input/<br>Output | Input | SPI Master Out/Slave In (MOSI)—This serial data pin is an output from a master device and an input to a slave device. The master device places data on the MOSI line a half-cycle before the clock edge that the slave device uses to latch the data. | | | GPIOB5 | Input/<br>Output | Input | Port E GPIO—This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin. After reset, the default state is MOSI. | | 1 | SCLK | Input/<br>Output | Input | SPI Serial Clock—In master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. | | | GPIOB4 | Input/<br>Output | Input | Port E GPIO—This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin. After reset, the default state is SCLK. | | 1 | SS | Input | Input | SPI Slave Select—In master mode, this pin is used to arbitrate multiple masters. In slave mode, this pin is used to select the slave. | | | GPIOB7 | Input/<br>Output | Input | Port E GPIO—This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin. After reset, the default state is SS. | # 2.7 Serial Communications Interface (SCI) Signals Table 10. Serial Communications Interface (SCI0) Signals | No. of<br>Pins | Signal<br>Name | Signal<br>Type | State During<br>Reset | Signal Description | |----------------|----------------|------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TXD0 | Output | Input | Transmit Data (TXD0)—transmit data output | | | GPIOB0 | Input/<br>Output | Input | Port B GPIO—This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin. | | | | | | After reset, the default state is SCI output. | | 1 | RXD0 | Input | Input | Receive Data (RXD0)—receive data input | | | GPIOB1 | Input/<br>Output | Input | Port B GPIO—This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as an input or output pin. After reset, the default state is SCI input. | # 2.8 Analog-to-Digital Converter (ADC) Signals **Table 11. Analog to Digital Converter Signals** | No. of<br>Pins | Signal<br>Name | Signal<br>Type | State During<br>Reset | Signal Description | |----------------|----------------|----------------|-----------------------|---------------------------------------------------------------------------------------------------------------| | 4 | ANA0-3 | Input | Input | ANA0-3—Analog inputs to ADC channel 1 | | 4 | ANA4-7 | Input | Input | ANA4-7—Analog inputs to ADC channel 2 | | 1 | VREF | Input | Input | <b>VREF</b> —Analog reference voltage for ADC. Must be set to V <sub>DDA</sub> -0.3V for optimal performance. | # 2.9 Quad Timer Module Signals **Table 12. Quad Timer Module Signals** | No. of<br>Pins | Signal<br>Name | Signal<br>Type | State During<br>Reset | Signal Description | |----------------|----------------|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | TD0-2 | Input/<br>Output | Input | TD0-2—Timer D Channel 0-2 | | | GPIOA0-2 | Input/<br>Output | Input | Port A GPIO—This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin. After reset, the default state is the quad timer input. | ## 2.10 JTAG/OnCE Table 13. JTAG/On-Chip Emulation (OnCE) Signals | No. of<br>Pins | Signal<br>Name | Signal<br>Type | State During<br>Reset | Signal Description | |----------------|----------------|----------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TCK | Input | Input, pulled<br>low internally | <b>Test Clock Input</b> —This input pin provides a gated clock to synchronize the test logic and shift serial data to the JTAG/OnCE port. The pin is connected internally to a pull-down resistor. | | 1 | TMS | Input | Input, pulled high internally | <b>Test Mode Select Input</b> —This input pin is used to sequence the JTAG TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor. | | 1 | TDI | Input | Input, pulled high internally | <b>Test Data Input</b> —This input pin provides a serial input data stream to the JTAG/OnCE port. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor. | | 1 | TDO | Output | Tri-stated | <b>Test Data Output</b> —This tri-statable output pin provides a serial output data stream from the JTAG/OnCE port. It is driven in the Shift-IR and Shift-DR controller states, and changes on the falling edge of TCK. | | 1 | TRST | Input | Input, pulled<br>high internally | Test Reset—As an input, a low signal on this pin provides a reset signal to the JTAG TAP controller. To ensure complete hardware reset, TRST should be asserted whenever RESET is asserted. The only exception occurs in a debugging environment when a hardware DSP reset is required and it is necessary not to reset the OnCE/JTAG module. In this case, assert RESET, but do not assert TRST. | | 1 | DE | Output | Output | <b>Debug Event</b> —DE provides a low pulse on recognized debug events. | ## Part 3 Specifications #### 3.1 General Characteristics The DSP56F801 is fabricated in high-density CMOS with 5-volt tolerant TTL-compatible digital inputs. The term "5-volt tolerant" refers to the capability of an I/O pin, built on a 3.3V compatible process technology, to withstand a voltage up to 5.5V without damaging the device. Many systems have a mixture of devices designed for 3.3V and 5V power supplies. In such systems, a bus may carry both 3.3V and 5V-compatible I/O voltage levels (a standard 3.3V I/O is designed to receive a maximum voltage of $3.3V \pm 10\%$ during normal operation without causing damage). This 5V tolerant capability therefore offers the power savings of 3.3V I/O levels while being able to receive 5V levels without being damaged. Absolute maximum ratings given in **Table 14** are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond these ratings may affect device reliability or cause permanent damage to the device. The DSP56F801 DC and AC electrical specifications are preliminary and are from design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. Finalized specifications will be published after complete characterization and device qualifications have been completed. #### **CAUTION** This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level. **Table 14. Absolute Maximum Ratings** | Characteristic | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------------|------------------|------------------------|------------------------|------| | Supply voltage | $V_{DD}$ | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 4.0 | V | | All other input voltages, excluding Analog inputs | V <sub>IN</sub> | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 5.5V | V | | Analog inputs ANA0-7 and VREF | V <sub>IN</sub> | V <sub>SSA</sub> - 0.3 | V <sub>DDA</sub> + 0.3 | V | | Analog inputs EXTAL, XTAL | V <sub>IN</sub> | V <sub>SSA</sub> - 0.3 | V <sub>SSA</sub> + 3.0 | V | | Current drain per pin excluding V <sub>DD</sub> , V <sub>SS</sub> , & PWM ouputs | I | _ | 10 | mA | | Current drain per pin for PWM outputs | I | _ | 20 | mA | | Junction temperature | $T_J$ | _ | 150 | °C | | Storage temperature range | T <sub>STG</sub> | -55 | 150 | °C | **Table 15. Recommended Operating Conditions** | Characteristic | Symbol | Min | Max | Unit | |-------------------------------|------------------|-----|-----|------| | Supply voltage | $V_{DD,}V_{DDA}$ | 3.0 | 3.6 | V | | Ambient operating temperature | T <sub>A</sub> | -40 | 85 | °C | Table 16. Thermal Characteristics <sup>1</sup> | Characteristic | 48-pin LQFP | | | | | | |----------------------------------------------------|-------------------|------------------------------------------------------|------|--|--|--| | Characteristic | Symbol | Value | Unit | | | | | Thermal resistance junction-to-ambient (estimated) | $\theta_{JA}$ | 46.8 | °C/W | | | | | I/O pin power dissipation | P <sub>I/O</sub> | User Determined | W | | | | | Power dissipation | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD}) + P_{I/O}$ | W | | | | | Maximum allowed P <sub>D</sub> | P <sub>DMAX</sub> | (T <sub>J</sub> - T <sub>A</sub> ) / θ <sub>JA</sub> | °C | | | | <sup>1.</sup> See Section 5.1 for more detail. ## 3.2 DC Electrical Characteristics ## **Table 17. DC Electrical Characteristics** $Operating\ Conditions:\ V_{SS}=V_{SSA}=0\ V,\ V_{DD}=V_{DDA}=3.0-3.6\ V,\ T_{A}=-40^{\circ}\ to\ +85^{\circ}C,\ C_{L}\leq50\ pF,\ f_{op}=80\ MHz$ | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------|-----------------------------------|-----------------------|-----|------|------| | Input high voltage (XTAL/EXTAL) | V <sub>IHC</sub> | 2.25 | 2.5 | 2.75 | V | | Input low voltage (XTAL/EXTAL) | V <sub>ILC</sub> | 0 | _ | 0.5 | V | | Input high voltage | V <sub>IH</sub> | 2.0 | _ | 5.5 | V | | Input low voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | | Input current low (pullups/pulldowns disabled) | I <sub>IL</sub> | -1 | - | 1 | μА | | Input current high (pullups/pulldowns disabled) | I <sub>IH</sub> | -1 | _ | 1 | μА | | Typical Pullup or pulldown resistance | R <sub>PU</sub> , R <sub>PD</sub> | _ | 30 | _ | ΚΩ | | Input/output tri-state current low | I <sub>OZL</sub> | -10 | _ | 10 | μΑ | | Input/output tri-state current low | I <sub>OZH</sub> | -10 | _ | 10 | μА | | Output High Voltage (at IOH) | V <sub>OH</sub> | V <sub>DD</sub> – 0.7 | _ | _ | V | | Output Low Voltage (at IOL) | V <sub>OL</sub> | _ | _ | 0.4 | V | | Output High Current | I <sub>OH</sub> | _ | _ | -4 | mA | | Output Low Current | I <sub>OL</sub> | _ | _ | 4 | mA | #### **Table 17. DC Electrical Characteristics (Continued)** Operating Conditions: $V_{SS} = V_{SSA} = 0 \text{ V}, V_{DD} = V_{DDA} = 3.0 - 3.6 \text{ V}, T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}, C_L \le 50 \text{ pF}, f_{op} = 80 \text{ MHz}$ | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|-------------------------------|-----|-----|-----|------| | Input capacitance | C <sub>IN</sub> | _ | 8 | 1 | pF | | Output capacitance | C <sub>OUT</sub> | _ | 12 | _ | pF | | PWM pin output source current <sup>1</sup> | I <sub>OHP</sub> | _ | _ | -10 | mA | | PWM pin output sink current <sup>2</sup> | I <sub>OLP</sub> | _ | _ | 16 | mA | | V <sub>DD</sub> supply current | I <sub>DDT</sub> <sup>3</sup> | | | | | | Run <sup>4</sup> | | _ | 103 | 138 | mA | | Wait <sup>5</sup> | | _ | 72 | 98 | mA | | Stop | | _ | 71 | 97 | mA | | Low Voltage Interrupt <sup>6</sup> | V <sub>EI</sub> | 2.4 | 2.7 | 2.9 | V | | Power on Reset <sup>7</sup> | V <sub>POR</sub> | _ | 1.7 | 2.0 | V | - 1. PWM pin output source current measured with 50% duty cycle. - 2. PWM pin output sink current measured with 50% duty cycle. - 3. $I_{DDT} = I_{DD} + I_{DDA}$ (Total supply current for VDD + VDDA) - 4. Run (operating) $I_{DD}$ measured using 8MHz clock source. All inputs 0.2V from rail; outputs unloaded. All ports configured as inputs; measured with all modules enabled. - 5. Wait $I_{DD}$ measured using external square wave clock source ( $f_{osc} = 8$ MHz) into XTAL; all inputs 0.2V from rail; no DC loads; less than 50 pF on all outputs. $C_L = 20$ pF on EXTAL; all ports configured as inputs; EXTAL capacitance linearly affects wait $I_{DD}$ ; measured with PLL enabled. - 6. Low voltage interrupt monitors the $V_{DD}$ supply. When $V_{DD}$ drops below $V_{EI}$ value, an interrupt is generated. Functionality of the device is guaranteed under transient conditions when $V_{DDA} \ge V_{EI}$ . - 7. Power–on reset occurs whenever the internally regulated 2.5V digital supply drops below 1.5V typical. While power is ramping up, this signal remains active for as long as the internal 2.5V is below 1.5V typical no matter how long the ramp up rate is. The internally regulated voltage is typically 100 mV less than $V_{DD}$ during ramp up until 2.5V is reached, at which time it self regulates. Figure 3. Maximum Run IDD vs. Frequency (see Note 4 above) ## 3.3 AC Electrical Characteristics Timing waveforms in Section 3.3 are tested with a $V_{IL}$ maximum of 0.8V and a $V_{IH}$ minimum of 2.0V for all pins except XTAL, which is tested using the input levels in Section 3.2. In Figure 4 the levels of $V_{IH}$ and $V_{IL}$ for an input signal are shown. Note: The midpoint is $V_{IL} + (V_{IH} - V_{IL})/2$ . **Figure 4. Input Signal Measurement References** **Figure 5** shows the definitions of the following signal states: - Active state, when a bus or signal is driven, and enters a low impedance state. - Tri-stated, when a bus or signal is placed in a high impedance state. - Data Valid state, when a signal level has reached V<sub>OL</sub> or V<sub>OH</sub>. - Data Invalid state, when a signal level is in transition between V<sub>OL</sub> and V<sub>OH</sub>. Figure 5. Signal States # 3.4 Flash Memory Characteristics **Table 18. Flash Memory Truth Table** | Mode | XE <sup>1</sup> | YE <sup>2</sup> | SE <sup>3</sup> | OE <sup>4</sup> | PROG <sup>5</sup> | ERASE <sup>6</sup> | MAS1 <sup>7</sup> | NVSTR <sup>8</sup> | |--------------|-----------------|-----------------|-----------------|-----------------|-------------------|--------------------|-------------------|--------------------| | Standby | L | L | L | L | L | L | L | L | | Read | Н | Н | Н | Н | L | L | L | L | | Word Program | Н | Н | L | L | Н | L | L | Н | | Page Erase | Н | L | L | L | L | Н | L | Н | | Mass Erase | Н | L | L | L | L | Н | Н | Н | - 1. X address enable, all rows are disabled when XE = 0 - 2. Y address enable, YMUX is disabled when YE = 0 - 3. Sense amplifier enable - 4. Output enable, tri-state flash data out bus when OE = 0 - 5. Defines program cycle - 6. Defines erase cycle - 7. Defines mass erase cycle, erase whole block - 8. Defines non-volatile store cycle **Table 19. IFREN Truth Table** | Mode | IFREN = 1 | IFREN = 0 | | |--------------|---------------------------|---------------------------|--| | Read | Read information block | Read main memory block | | | Word program | Program information block | Program main memory block | | | Page erase | Erase information block | Erase main memory block | | | Mass erase | Erase both block | Erase main memory block | | **Table 20. Timing Symbols** | Characteristic | Symbol | See Figure(s) | |---------------------------------|--------|------------------------------| | PROG/ERASE to NVSTR set up time | Tnvs | Figure 6, Figure 7, Figure 8 | | NVSTR hold time | Tnvh | Figure 6, Figure 7 | | NVSTR hold time(mass erase) | Tnvh1 | Figure 8 | | NVSTR to program set up time | Tpgs | Figure 6 | | Program hold time | Tpgh | Figure 6 | | Address/data set up time | Tads | Figure 6 | | Address/data hold time | Tadh | Figure 6 | | Recovery time | Trcv | Figure 6, Figure 7, Figure 8 | | Cumulative program HV period | Thv | Figure 6 | | Program time | Tprog | Figure 6 | | Erase time | Terase | Figure 7 | | Mass erase time | Tme | Figure 8 | ## **Table 21. Flash Timing Parameters** Operating Conditions: $V_{SS} = V_{SSA} = 0$ V, $V_{DD} = V_{DDA} = 3.0 - 3.6$ V, $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|------------------|--------|--------|-----|--------| | Program time | Tprog | 20 | _ | - | us | | Erase time | Terase | 20 | _ | _ | ms | | Mass erase time | Tme | 100 | _ | _ | ms | | Endurance <sup>1</sup> | E <sub>CYC</sub> | 10,000 | 20,000 | - | cycles | | Data Retention <sup>1</sup> @ 5000 cycles | D <sub>RET</sub> | 10 | 30 | - | years | | PROG/ERASE to NVSTR set up time | Tnvs | _ | 5 | _ | us | The following parameters should only be used in the Manual Word Programming Mode | NVSTR hold time | Tnvh | - | 5 | - | us | |------------------------------|-------|---|-----|---|----| | NVSTR hold time (mass erase) | Tnvh1 | - | 100 | - | us | | NVSTR to program set up time | Tpgs | - | 10 | - | us | ## **Table 21. Flash Timing Parameters (Continued)** Operating Conditions: $V_{SS} = V_{SSA} = 0$ V, $V_{DD} = V_{DDA} = 3.0 - 3.6$ V, $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|--------|-----|-----|-----|------| | Recovery time | Trcv | - | 1 | _ | us | | Cumulative program HV period <sup>2</sup> | Thv | - | 3 | - | ms | <sup>1.</sup> Program specification guaranteed from $T_A = 0$ °C to 85 °C. <sup>2.</sup> The is the cumulative high voltage programming time to the same row before next erase. The same address cannot be programmed twice before next erase. Figure 6. Flash Program Cycle Figure 7. Flash Erase Cycle Figure 8. Flash Mass Erase Cycle ## 3.5 External Clock Operation The DSP56F801 device clock is derived from either 1) an internal crystal oscillator circuit working in conjunction with an external crystal, 2) an external frequency source, or 3) an on-chip relaxation oscillator. To generate a reference frequency using the internal crystal oscillator circuit, a reference crystal external to the chip must be connected between the EXTAL and XTAL pins. Paragrahs 3.5.1 and 3.5.4 describe these methods of clocking. Whichever type of clock derivation is used provides a reference signal to a phase-locked loop (PLL) within the DSP56F801. In turn, the PLL generates a master reference frequency that determines the speed at which chip operations occur. Application code can be set to change the frequency source between the relaxation oscillator and crystal oscillator or external source, and power down the relaxation oscillator if desired. Selection of which clock is used is determined by setting the PRECS bit in the PLLCR (phase-locked loop control register) word (bit 2). If the bit is set to 1, the external crystal oscillator circuit is selected. If the bit is set to 0, the internal relaxation oscillator is selected, and this is the default value of the bit when power is first applied. ## 3.5.1 Crystal Oscillator The internal crystal oscillator circuit is designed to interface with a parallel-resonant crystal resonator in the frequency range specified for the external crystal, which is 4-8+ MHz. **Figure 9** shows a typical crystal oscillator circuit. Follow the crystal supplier's recommendations when selecting a crystal, since crystal parameters determine the component values required to provide maximum stability and reliable start-up. The crystal and associated components should be mounted as close as possible to the EXTAL and XTAL pins to minimize output distortion and start-up stabilization time. Figure 9. External Crystal Oscillator Circuit #### 3.5.2 Ceramic Resonator It is also possible to drive the internal oscillator with a ceramic resonator, assuming the overall system design can tolerate the reduced signal integrity. In **Figure 10**, a typical ceramic resonator circuit is shown. Refer to supplier's recommendations when selecting a ceramic resonator and associated components. The resonator and components should be mounted as close as possible to the EXTAL and XTAL pins. Figure 10. Connecting a Ceramic Resonator #### 3.5.3 External Clock Source The recommended method of connecting an external clock is given in **Figure 11**. The external clock source is connected to XTAL and the EXTAL pin is grounded. Figure 11. Connecting an External Clock Signal ## Table 22. External Clock Operation Timing Requirements<sup>5</sup> Operating Conditions: $V_{SS} = V_{SSA} = 0$ V, $V_{DD} = V_{DDA} = 3.0 - 3.6$ V, $T_A = -40^{\circ}$ to $+85^{\circ}$ C | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------|-------------------|------|-----|-----|------| | Frequency of operation (external clock driver) <sup>1</sup> | f <sub>osc</sub> | 0 | 8 | 110 | MHz | | Clock Pulse Width <sup>2</sup> , <sup>5</sup> | t <sub>PW</sub> | 6.25 | _ | _ | ns | | External clock input rise time <sup>3</sup> , <sup>5</sup> | t <sub>rise</sub> | _ | _ | 3 | ns | | External clock input fall time <sup>4</sup> , <sup>5</sup> | t <sub>fall</sub> | _ | _ | 3 | ns | - 1. See Figure 11 for details on using the recommended connection of an external clock driver. - 2. The high or low pulse width must be no smaller than 6.25 ns or the chip will not function. - 3. External clock input rise time is measured from 10% to 90%. - 4. External clock input fall time is measured from 90% to 10%. - 5. Parameters listed are guaranteed by design. Note: The midpoint is $V_{IL} + (V_{IH} - V_{IL})/2$ . Figure 12. External Clock Timing # 3.5.4 Use of On-Chip Relaxation Oscillator Table 23. PLL Timing Operating Conditions: $V_{SS} = V_{SSA} = 0 \text{ V}, V_{DD} = V_{DDA} = 3.0-3.6 \text{ V}, T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------|-------------------|-----|-----|-----|------| | External reference crystal frequency for the PLL <sup>1</sup> | f <sub>osc</sub> | 6 | 8 | 10 | MHz | | PLL output frequency <sup>2</sup> (F <sub>out</sub> /2) | f <sub>op</sub> | 40 | _ | 80 | MHz | | PLL stabilization time <sup>3</sup> 0° to +85°C | t <sub>plls</sub> | _ | 10 | _ | ms | | PLL stabilization time <sup>3</sup> -40° to 0°C | t <sub>plls</sub> | _ | 100 | 200 | ms | <sup>1.</sup> An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 8 MHz input crystal. An internal relaxation oscillator can supply the reference frequency when an external frequency source or crystal are not used. During a DSP56F801 boot or reset sequence, the relaxation oscillator is enabled by default, and the PRECS bit in the PLLCR word is set to 0 (Section 3.5). If an external oscillator is connected, the relaxation oscillator can be deselected instead by setting the PRECS bit in the PLLCR to 1. When this occurs, the PRECSS bit in the PLLSR (prescaler clock select status register) data word also sets to 1. If a changeover between internal and external oscillators is required at startup, internal device circuits compensate for any asynchronous transitions between the two clock signals so that no glitches occur in the resulting master clock to the chip. When changing clocks, the user must ensure that the clock source is not switched until the desired clock is enabled and stable. To compensate for variances in the device manufacturing process, the accuracy of the relaxation oscillator can be incrementally adjusted to within $\pm 0.25\%$ of 8 MHz by trimming an internal capacitor. Bits 0-7 of the IOSCTL (internal oscillator control) word allow the user to set in an additional offset (trim) to this preset value to increase or decrease capacitance. The default value of this trim is 128 units, making the power-up default capacitor size 432 units. Each unit added or deleted changes the output frequency by about 0.23%, allowing incremental adjustment until the desired frequency accuracy is achieved. **Table 24. Relaxation Oscillator Characteristics** Operating Conditions: $V_{SS} = V_{SSA} = 0 \text{ V}, V_{DD} = V_{DDA} = 3.0-3.6 \text{ V}, T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------|----------------|-----|---------------|------------|------| | Frequency Accuracy <sup>1</sup> | Δf | _ | <u>+</u> 2 | <u>+</u> 5 | % | | Frequency Drift over Temp | f <sub>T</sub> | 7 | 8 | 9 | MHz | | Frequency Drift over Supply | Δf/Δt | _ | <u>+</u> 0.1 | _ | %/°C | | Trim Range | Δf/Δt | _ | 0.1 | _ | %/V | | Trim Accuracy | $\Delta f_{T}$ | _ | <u>+</u> 0.25 | | % | <sup>1.</sup> Over full temperature range. <sup>2.</sup> ZCLK may not exceed 80 MHz. For additional information on ZCLK and $F_{out}/2$ , please refer to the OCCS chapter in the User Manual. <sup>3.</sup> This is the minimum time required after the PLL setup is changed to ensure reliable operation. Figure 13. Typical Relaxation Oscillator Frequency vs. Temperature (Trimmed to 8MHz @ 25°C) Figure 14. Typical Relaxation Oscillator Frequency vs. Trim Value @ 25°C ## 3.6 Reset, Stop, Wait, Mode Select, and Interrupt Timing Table 25. Reset, Stop, Wait, Mode Select, and Interrupt Timing 1, 5 Operating Conditions: $V_{SS} = V_{SSA} = 0$ V, $V_{DD} = V_{DDA} = 3.0-3.6$ V, $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF | Characteristic | Symbol | Typical Min | Typical Max | Unit | See | |---------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-----------------|----------|-----------| | RESET Assertion to Address, Data and Control Signals High Impedance | t <sub>RAZ</sub> | _ | 21 | ns | Figure 15 | | Minimum RESET Assertion Duration <sup>2</sup> OMR Bit 6 = 0 OMR Bit 6 = 1 | t <sub>RA</sub> | 275,000T<br>128T | _<br>_ | ns<br>ns | Figure 15 | | RESET De-assertion to First External Address Output | t <sub>RDA</sub> | 33T | 34T | ns | Figure 15 | | Edge-sensitive Interrupt Request Width | t <sub>IRW</sub> | 1.5T | _ | ns | Figure 16 | | IRQA, IRQB Assertion to External Data Memory<br>Access Out Valid, caused by first instruction<br>execution in the interrupt service routine | t <sub>IDM</sub> | _ | 15T | ns | Figure 17 | | IRQA, IRQB Assertion to General Purpose Output Valid, caused by first instruction execution in the interrupt service routine | t <sub>IG</sub> | _ | 16T | ns | Figure 17 | | IRQA Low to First Valid Interrupt Vector Address Out recovery from Wait State <sup>3</sup> | t <sub>IRI</sub> | _ | 13T | ns | Figure 18 | | IRQA Width Assertion to Recover from Stop State <sup>4</sup> | t <sub>IW</sub> | _ | 2T | ns | Figure 19 | | Delay from IRQA Assertion to Fetch of first instruction (exiting Stop) OMR Bit 6 = 0 OMR Bit 6 = 1 | t <sub>IF</sub> | _ | 275,000T<br>12T | ns<br>ns | Figure 19 | | Duration for Level Sensitive IRQA Assertion to Cause the Fetch of First IRQA Interrupt Instruction (exiting Stop) | t <sub>IRQ</sub> | | | | Figure 20 | | OMR Bit 6 = 0<br>OMR Bit 6 = 1 | | | 275,000T<br>12T | ns<br>ns | | | Delay from Level Sensitive IRQA Assertion to First Interrupt Vector Address Out Valid (exiting Stop) OMR Bit 6 = 0 OMR Bit 6 = 1 | t <sub>II</sub> | | 275,000T<br>12T | ns<br>ns | Figure 20 | - 1. In the formulas, T = clock cycle. For an operating frequency of 80 MHz, T = 12.5 ns. - 2. Circuit stabilization delay is required during reset when using an external clock or crystal oscillator in two cases: - ullet After power-on reset - When recovering from Stop state - 3. The minimum is specified for the duration of an edge-sensitive IRQA interrupt required to recover from the Stop state. This is not the minimum required so that the IRQA interrupt is accepted. - 4. The interrupt instruction fetch is visible on the pins only in Mode 3. - 5. Parameters listed are guaranteed by design. Figure 15. Asynchronous Reset Timing Figure 16. External Interrupt Timing (Negative-Edge-Sensitive) Figure 17. External Level-Sensitive Interrupt Timing Figure 18. Interrupt from Wait State Timing Figure 19. Recovery from Stop State Using Asynchronous Interrupt Timing Figure 20. Recovery from Stop State Using IRQA Interrupt Service # 3.7 Serial Peripheral Interface (SPI) Timing Table 26. SPI Timing<sup>1</sup> Operating Conditions: $V_{SS} = V_{SSA} = 0$ V, $V_{DD} = V_{DDA} = 3.0 - 3.6$ V, $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF, $f_{OP} = 80$ MHz | Characteristic | Symbol | Min | Max | Unit | See Figure | |--------------------------------------------------------------------------|------------------|--------------|--------------|----------|------------------------| | Cycle time<br>Master<br>Slave | t <sub>C</sub> | 50<br>25 | | ns<br>ns | Figures 21, 22, 23, 24 | | Enable lead time<br>Master<br>Slave | t <sub>ELD</sub> | <br>25 | | ns<br>ns | Figure 24 | | Enable lag time<br>Master<br>Slave | t <sub>ELG</sub> | _<br>100 | | ns<br>ns | Figure 24 | | Clock (SCK) high time<br>Master<br>Slave | t <sub>CH</sub> | 17.6<br>12.5 | | ns<br>ns | Figures 21, 22, 23, 24 | | Clock (SCK) low time<br>Master<br>Slave | t <sub>CL</sub> | 24.1<br>25 | | ns<br>ns | Figures 21, 22, 23, 24 | | Data setup time required for inputs Master Slave | t <sub>DS</sub> | 20<br>0 | _ | ns<br>ns | Figures 21, 22, 23, 24 | | Data hold time required for inputs Master Slave | t <sub>DH</sub> | 0<br>2 | | ns<br>ns | Figures 21, 22, 23, 24 | | Access time (time to data active from high-<br>impedance state)<br>Slave | t <sub>A</sub> | 4.8 | 15 | ns | Figure 24 | | Disable time (hold time to high-impedance state) Slave | t <sub>D</sub> | 3.7 | 15.2 | ns | Figure 24 | | Data Valid for outputs Master Slave (after enable edge) | t <sub>DV</sub> | | 4.5<br>20.4 | ns<br>ns | Figures 21, 22, 23, 24 | | Data invalid<br>Master<br>Slave | t <sub>DI</sub> | 0 | _ | ns<br>ns | Figures 21, 22, 23, 24 | | Rise time<br>Master<br>Slave | t <sub>R</sub> | | 11.5<br>10.0 | ns<br>ns | Figures 21, 22, 23, 24 | | Fall time<br>Master<br>Slave | t <sub>F</sub> | | 9.7<br>9.0 | ns<br>ns | Figures 21, 22, 23, 24 | <sup>1.</sup> Parameters listed are guaranteed by design. Figure 21. SPI Master Timing (CPHA = 0) Figure 22. SPI Master Timing (CPHA = 1) Figure 23. SPI Slave Timing (CPHA = 0) Figure 24. SPI Slave Timing (CPHA = 1) ## 3.8 Quad Timer Timing ## Table 27. Timer Timing<sup>1, 2</sup> Operating Conditions: $V_{SS} = V_{SSA} = 0 \text{ V}, V_{DD} = V_{DDA} = 3.0 - 3.6 \text{ V}, T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}, C_L \le 50 \text{ pF}, f_{OP} = 80 \text{ MHz}$ | Characteristic | Symbol | Typical Min | Typical Max | Unit | |------------------------------|--------------------|-------------|-------------|------| | Timer input period | P <sub>IN</sub> | 4T+6 | _ | ns | | Timer input high/low period | P <sub>INHL</sub> | 2T+3 | _ | ns | | Timer output period | P <sub>OUT</sub> | 2T | _ | ns | | Timer output high/low period | P <sub>OUTHL</sub> | 1T | _ | ns | - 1. In the formulas listed, T = clock cycle. For 80 MHz operation, T = 12.5 ns. - 2. Parameters listed are guaranteed by design. Figure 25. Timer Timing # 3.9 Serial Communication Interface (SCI) Timing Table 28. SCI Timing Operating Conditions: $V_{SS} = V_{SSA} = 0 \text{ V}, V_{DD} = V_{DDA} = 3.0 - 3.6 \text{ V}, T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}, C_L \le 50 \text{ pF}, f_{OP} = 80 \text{ MHz}$ | Characteristic | Symbol | Min | Max | Unit | |------------------------------|-------------------|----------|------------------------------|------| | Baud Rate <sup>1</sup> | BR | _ | (f <sub>MAX</sub> *2.5)/(80) | Mbps | | RXD <sup>2</sup> Pulse Width | RXD <sub>PW</sub> | 0.965/BR | 1.04/BR | ns | | TXD <sup>3</sup> Pulse Width | TXD <sub>PW</sub> | 0.965/BR | 1.04/BR | ns | - 1. $f_{MAX}$ is the frequency of operation of the system clock in MHz. - 2. The RXD pin in SCI0 is named RXD0 and the RXD pin in SCI1 is named RXD1. - 3. The TXD pin in SCI0 is named TXD0 and the TXD pin in SCI1 is named TXD1. - 4. Parameters listed are guaranteed by design. Figure 26. RXD Pulse Width Figure 27. TXD Pulse Width # 3.10 Analog-to-Digital Converter (ADC) Characteristics Table 29. ADC Characteristics Operating Conditions: $V_{SS} = V_{SSA} = 0 \text{ V}, V_{DD} = V_{DDA} = 3.0-3.6 \text{ V}, V_{REF} = V_{DD}-0.3 \text{ V}, \text{ADCDIV} = 4, 9, \text{ or } 14, \text{ADC clock} = 4\text{MHz}, 3.0-3.6 \text{ V}, T_{A} = -40^{\circ} \text{ to } +85^{\circ}\text{C}, C_{L} \le 50 \text{ pF}, f_{OP} = 80 \text{ MHz}$ | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------|---------------------|------------------|----------|-------------------------------|--------------------------------------| | Input voltages | V <sub>ADIN</sub> | 0 | _ | V <sub>DDA</sub> <sup>1</sup> | V | | Resolution | R <sub>ES</sub> | 12 | _ | 12 | Bits | | Integral Non-Linearity <sup>2</sup> | INL | _ | +/- 4 | +/- 5 | LSB <sup>3</sup> | | Differential Non-Linearity | DNL | _ | +/- 0.9 | +/- 1 | LSB <sup>3</sup> | | Monotonicity | | | GUARANTE | ED | | | ADC internal clock | f <sub>ADIC</sub> | 0.5 | _ | 5 | MHz | | Conversion range | R <sub>AD</sub> | V <sub>SSA</sub> | _ | $V_{DDA}$ | V | | Conversion time | t <sub>ADC</sub> | _ | 6 | _ | t <sub>AIC</sub> cycles <sup>4</sup> | | Sample time | t <sub>ADS</sub> | _ | 1 | _ | t <sub>AIC</sub> cycles <sup>4</sup> | | Input capacitance | C <sub>ADI</sub> | _ | 5 | _ | pF <sup>4</sup> | | Gain Error (transfer gain) | E <sub>GAIN</sub> | 1.00 | 1.10 | 1.15 | _ | | Offset Voltage | V <sub>OFFSET</sub> | +10 | +230 | +325 | mV | | Total Harmonic Distortion | THD | 55 | 60 | _ | dB | | Signal-to-Noise plus Distortion | SINAD | 54 | 56 | _ | dB | | Effective Number of Bits | ENOB | 8.5 | 9.5 | _ | bit | | Spurious Free Dynamic Range | SFDR | 60 | 65 | _ | dB | #### Table 29. ADC Characteristics (Continued) Operating Conditions: $V_{SS} = V_{SSA} = 0 \text{ V}, V_{DD} = V_{DDA} = 3.0-3.6 \text{ V}, V_{REF} = V_{DD}-0.3 \text{ V}, \text{ADCDIV} = 4, 9, \text{ or } 14, \text{ADC clock} = 4 \text{MHz}, 3.0-3.6 \text{ V}, T_{A} = -40^{\circ} \text{ to } +85^{\circ}\text{C}, C_{L} \leq 50 \text{ pF}, f_{OP} = 80 \text{ MHz}$ | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------|-------------------|-----|-------|------|------| | Bandwidth | BW | _ | 100 | _ | KHz | | ADC Quiescent Current (both ADCs) | I <sub>ADC</sub> | _ | 39.3 | _ | mA | | V <sub>REF</sub> Quiescent Current (both ADCs) | I <sub>VREF</sub> | _ | 11.85 | 14.5 | mA | - 1. $V_{DDA}$ should be tied to the same potential as $V_{DD}$ via separate traces. $V_{REF}$ must be equal to or less than $V_{DD}$ and must be greater than or equal to 2.7V. - 2. Measured in 10-90% range. - 3. LSB = Least Significant Bit. Figure 28. Equivalent Analog Input Circuit - 1. Parasitic capacitance due to package, pin to pin, and pin to package base coupling. 1.8pf - 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing. 2.04pf - 3. Equivalent resistance for the ESD isolation resistor and the channel select mux. 500 ohms Sampling capacitor at the sample and hold circuit. Capacitor 4 is normally disconnected from the input and is only connected to it at sampling time. 1pf ## 3.11 JTAG Timing ## Table 30. JTAG Timing <sup>1, 3</sup> Operating Conditions: $V_{SS} = V_{SSA} = 0 \text{ V}, V_{DD} = V_{DDA} = 3.0 - 3.6 \text{ V}, T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}, C_L \le 50 \text{ pF}, f_{OP} = 80 \text{ MHz}$ | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------|-------------------|-----|------|------| | TCK frequency of operation <sup>2</sup> | f <sub>OP</sub> | DC | 10 | MHz | | TCK cycle time | t <sub>CY</sub> | 100 | _ | ns | | TCK clock pulse width | t <sub>PW</sub> | 50 | _ | ns | | TMS, TDI data setup time | t <sub>DS</sub> | 0.4 | _ | ns | | TMS, TDI data hold time | t <sub>DH</sub> | 1.2 | _ | ns | | TCK low to TDO data valid | t <sub>DV</sub> | _ | 26.6 | ns | | TCK low to TDO tri-state | t <sub>TS</sub> | _ | 23.5 | ns | | TRST assertion time | t <sub>TRST</sub> | 50 | _ | ns | | DE assertion time | t <sub>DE</sub> | 8T | _ | ns | - 1. Timing is both wait state and frequency dependent. For the values listed, T = clock cycle. For 80 MHz operation, T = 12.5 ns. - 2. TCK frequency of operation must be less than 1/8 the processor rate. - 3. Parameters listed are guaranteed by design. Figure 29. Test Clock Input Timing Diagram Figure 30. Test Access Port Timing Diagram Figure 31. TRST Timing Diagram Figure 32. OnCE—Debug Event # Part 4 Packaging ## 4.1 Package and Pin-Out Information DSP56F801 This section contains package and pin-out information for the 48-pin LQFP configuration of the DSP56F801. Figure 33. Top View, DSP56F801 48-pin LQFP Package Table 31. DSP56F801 Pin Identification by Pin Number | Pin No. | Signal Name | Pin No. | Signal Name | Pin No. | Signal Name | Pin No. | Signal Name | |---------|-----------------|---------|-----------------|---------|------------------|---------|-----------------| | 1 | TD0 | 13 | TCS | 25 | RESET | 37 | ANA5 | | 2 | TD1 | 14 | TCK | 26 | $V_{DDA}$ | 38 | ANA6 | | 3 | TD2 | 15 | TMS | 27 | V <sub>SSA</sub> | 39 | ANA7 | | 4 | SS | 16 | ĪREQA | 28 | $V_{DD}$ | 40 | PWMA0 | | 5 | MISO | 17 | TDI | 29 | V <sub>SS</sub> | 41 | VCAPC1 | | 6 | MOSI | 18 | VCAPC2 | 30 | FAULTA0 | 42 | V <sub>DD</sub> | | 7 | SCLK | 19 | V <sub>SS</sub> | 31 | ANA0 | 43 | V <sub>SS</sub> | | 8 | TXD0 | 20 | $V_{DD}$ | 32 | ANA1 | 44 | PWMA1 | | 9 | V <sub>SS</sub> | 21 | EXTAL | 33 | ANA2 | 45 | PWMA2 | | 10 | $V_{DD}$ | 22 | XTAL | 34 | VREF | 46 | PWMA3 | | 11 | RXD0 | 23 | TDO | 35 | ANA3 | 47 | PWMA4 | | 12 | DE | 24 | TRST | 36 | ANA4 | 48 | PWMA5 | Figure 34. 48-pin LQFP Mechanical Information # Part 5 Design Considerations ## 5.1 Thermal Design Considerations An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation: Equation 1: $T_J = T_A + (P_D \times R_{\theta JA})$ Where: $T_A$ = ambient temperature ${}^{\circ}C$ $R_{\theta JA}$ = package junction-to-ambient thermal resistance °C/W $P_D$ = power dissipation in package Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: **Equation 2:** $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ Where: $R_{\theta JA}$ = package junction-to-ambient thermal resistance °C/W $R_{\theta JC}$ = package junction-to-case thermal resistance °C/W $R_{\theta CA}$ = package case-to-ambient thermal resistance °C/W $R_{\theta JC}$ is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance, $R_{\theta CA}$ . For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the Printed Circuit Board (PCB), or otherwise change the thermal dissipation capability of the area surrounding the device on the PCB. This model is most useful for ceramic packages with heat sinks; some 90% of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system level thermal simulation tool. The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimations obtained from $R_{\theta JA}$ do not satisfactorily answer whether the thermal performance is adequate, a system level model may be appropriate. #### **Definitions:** A complicating factor is the existence of three common definitions for determining the junction-to-case thermal resistance in plastic packages: - Measure the thermal resistance from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink. This is done to minimize temperature variation across the surface. - Measure the thermal resistance from the junction to where the leads are attached to the case. This definition is approximately equal to a junction to board thermal resistance. • Use the value obtained by the equation $(T_J - T_T)/P_D$ where $T_T$ is the temperature of the package case determined by a thermocouple. The junction-to-case thermal resistances quoted in this data sheet are determined using the first definition on page 45. From a practical standpoint, that value is also suitable for determining the junction temperature from a case thermocouple reading in forced convection environments. In natural convection, using the junction-to-case thermal resistance to estimate junction temperature from a thermocouple reading on the case of the package will estimate a junction temperature slightly hotter than actual. Hence, the new thermal metric, Thermal Characterization Parameter, or $\Psi_{JT}$ , has been defined to be $(T_J - T_T)/P_D$ . This value gives a better estimate of the junction temperature in natural convection when using the surface temperature of the package. Remember that surface temperature readings of packages are subject to significant errors caused by inadequate attachment of the sensor to the surface and to errors caused by heat loss to the sensor. The recommended technique is to attach a 40-gauge thermocouple wire and bead to the top center of the package with thermally conductive epoxy. ## 5.2 Electrical Design Considerations #### **CAUTION** This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level. Use the following list of considerations to assure correct DSP operation: - Provide a low-impedance path from the board power supply to each V<sub>DD</sub> pin on the DSP, and from the board ground to each V<sub>SS</sub> (GND) pin. - The minimum bypass requirement is to place six $0.01-0.1~\mu F$ capacitors positioned as close as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the ten $V_{DD}/V_{SS}$ pairs, including $V_{DDA}/V_{SSA}$ . The VCAP capacitors must be 150 milliohm or less ESR capacitors. - Ensure that capacitor leads and associated printed circuit traces that connect to the chip V<sub>DD</sub> and V<sub>SS</sub> (GND) pins are less than 0.5 inch per capacitor lead. - Use at least a four-layer Printed Circuit Board (PCB) with two inner layers for V<sub>DD</sub> and V<sub>SS</sub>. - Bypass the $V_{DD}$ and $V_{SS}$ layers of the PCB with approximately 100 $\mu$ F, preferably with a high-grade capacitor such as a tantalum capacitor. - Because the DSP output signals have fast rise and fall times, PCB trace lengths should be minimal. - Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the V<sub>DD</sub> and GND circuits. - Take special care to minimize noise levels on the VREF, V<sub>DDA</sub> and V<sub>SSA</sub> pins. - Designs that utilize the TRST pin for JTAG port or OnCE module functionality (such as development or debugging systems) should allow a means to assert TRST whenever RESET is asserted, as well as a means to assert TRST independently of RESET. Designs that do not require debugging functionality, such as consumer products, should tie these pins together. - Because the Flash memory is programmed through the JTAG/OnCE port, designers should provide an interface to this port to allow in-circuit Flash programming. # **Part 6 Ordering Information** **Table 32** lists the pertinent information needed to place an order. Consult a Motorola Semiconductor sales office or authorized distributor to determine availability and to order parts. Table 32. DSP56F801 Ordering Information | Part | Supply<br>Voltage | Package Type | Pin<br>Count | Frequency<br>(MHz) | Order Number | |-----------|-------------------|-------------------------------------------|--------------|--------------------|---------------| | DSP56F801 | 3.0-3.6 V | Low Profile Plastic Quad Flat Pack (LQFP) | 48 | 80 | DSP56F801FA80 | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. MOTOROLA and the Stylized M Logo are registered in the US Patent & Trademark Office. All other product or service names are the property of their respective owners. © Motorola. Inc. 2002. #### How to reach us: USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1-303-675-2140 or 1-800-441-2447 JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852–26668334 Technical Information Center: 1–800–521–6274 HOME PAGE: http://www.motorola.com/semiconductors/