# 8-bit Proprietary Microcontroller **CMOS** # F2MC-8L MB89130/130A Series # MB89131/P131/133A/P133A/135A/ MB89P135A/PV130A #### DESCRIPTION The MB89130/130A series has been developed as a general-purpose version of the F<sup>2</sup>MC\*-8L family consisting of proprietary 8-bit, single-chip microcontrollers. In addition to a compact instruction set, the microcontrollers contain a great variety of peripheral functions such as timers, a serial interface, an A/D converter, and external interrupts. The MB89130A series also include a remote control transmitting output and wake-up interrupt function. \*: F2MC stands for FUJITSU Flexible Microcontroller. #### **■ FEATURES** - F<sup>2</sup>MC-8L family CPU core - Low-voltage operation (when an A/D converter is not used) - Low current consumption (applicable to the dual-clock system) - Minimum execution time: 0.95 µs at 4.2 MHz - 21-bit timebase timer - I/O ports: max. 36 ports - External interrupt 1: 3 channels - External interrupt 2 (wake-up function) : 8 channels (only for the MB89130A series) - 8-bit serial I/O: 1 channel (Continued) #### ■ PACKAGE #### (Continued) - 8/16-bit timer/counter : 1 channel8-bit A/D converter : 4 channels - Remote control transmitting frequency generator (for the MB89130A series only) - Low-power consumption modes (stop, sleep, and watch mode) - QFP-48 package, SH-DIP-48 package - CMOS technology ### **■ PRODUCT LINEUP** | Part number | MB89131 | MB89133A | MB89135A | MB89P133A | MB89P131 | | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--| | Classification | | ss-produced produc | | One-time PR | OM products | | | ROM size | 4 K × 8 bits<br>(internal mask<br>ROM) | 8 K × 8 bits<br>(internal mask<br>ROM) | 16 K × 8 bits<br>(internal mask<br>ROM) | 8 K × 8 bits<br>(internal PROM,<br>to be<br>programmed<br>with general-<br>purpose EPROM<br>programmer) | 4 K × 8 bits<br>(internal PROM,<br>to be<br>programmed<br>with general-<br>purpose EPROM<br>programmer) | | | RAM size | 128 × 8 bits | | $256 \times 8$ bits | | 128 × 8 bits | | | CPU functions | The number of ins<br>Instruction bit leng<br>Instruction length<br>Data bit length:<br>Minimum execution | gth :<br>:<br>on time : | 136<br>8 bits<br>1 to 3 bytes<br>1, 8, 16 bits<br>0.95 μs at 4.2 MHz<br>8.57 μs at 4.2 MHz | | | | | Ports | Output ports (N-ch open-drain ports): Output ports (CMOS): I/O ports (CMOS): Total: | | 4 (All also serve as peripherals.) 8 24 (8 ports also serve as peripherals. For MB89130A, 16 ports also serve as.) 36 | | | | | 8/16-bit timer/<br>counter | 8 | 3-bit timer/counter | × 2 channels or a 1 | 16-bit event counte | r | | | 8-bit serial I/O | 8 bits<br>LSB/MSB first selectable | | | | | | | 8-bit A/D converter | 8-bit resolution × 4 channels A/D conversion mode (minimum conversion time : 42 μs at 4.2 MHz) Sense mode (minimum conversion time : 11.4 μs at 4.2 MHz) Capable of continuous activation by an internal timer Reference voltage input | | | | | | | External interrupt 1 | 3 independent channels (edge selection, interrupt vector, source flag) Rising/falling both edges selectable Used also for wake-up from stop/sleep mode. (Edge detection is also permitted in the stomode.) | | | | | | (Continued) | Part number | MB89131 | MB89133A | MB89135A | MB89P133A | MB89P131 | |-----------------------------------------|------------------------------------------------------------------------------------------------------|----------------|----------|-----------|----------| | External interrupt 2 (wake-up function) | _ | 8 channe | _ | | | | Remote control transmitting generator | _ | (Pulse width a | _ | | | | Standby mode | Sleep, stop, and clock mode | | | | | | Process | CMOS | | | | | | Operating voltage* | 2.2 to 4.0 V (with the dual-clock option) 2.2 to 6.0 V (with the single-clock option) 2.7 V to 6.0 V | | | | o 6.0 V | <sup>\*:</sup> Varies with conditions such as the operating frequency. (See "■ ELECTRICAL CHARACTERISTICS".) (Continued) ### (Continued) | Part number | MD00D425 | MDOODVAGOA | | | | | |-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Item | MB89P135 | MB89PV130A | | | | | | Classification | One-time PROM products | Piggyback/evaluation product | | | | | | ROM size | 16 K $\times$ 8 bits (internal PROM, to be programmed with general-purpose EPROM programmer) | 32 K × 8 bits<br>(external ROM) | | | | | | RAM size | 512 × 8 bits | 1 K × 8 bits | | | | | | CPU functions | The number of instructions Instruction bit length Instruction length Data bit length Minimum execution time Minimum interrupt processing time | : 136<br>: 8 bits<br>: 1 to 3 bytes<br>: 1, 8, 16 bits<br>: 0.95 μs at 4.2 MHz<br>: 8.57 μs at 4.2 MHz | | | | | | Ports | Output ports (N-ch open-drain ports) Output ports (CMOS) I/O ports (CMOS) Total | <ul> <li>: 4 (All also serve as peripherals.)</li> <li>: 8</li> <li>: 24 (8 ports also serve as peripherals. For MB89130A, 16 ports also serve as peripherals.)</li> <li>: 36</li> </ul> | | | | | | 8/16-bit timer/<br>counter | 8-bit timer/counter × 2 channels or a 16-bit event counter | | | | | | | 8-bit serial I/O | 8 bits<br>LSB/MSB first selectable | | | | | | | 8-bit A/D converter | 8-bit resolution × 4 channels A/D conversion mode (minimum conversion time : 42 μs at 4.2 MHz) Sense mode (minimum conversion time : 11.4 μs at 4.2 MHz) Capable of continuous activation by an internal timer Reference voltage input | | | | | | | External interrupt 1 | 3 independent channels (selectable edge, interrupt vector, source flag) Rising/falling both edges selectable Used also for wake-up from the stop/sleep mode. (Edge detection is also permitted in the stop mode.) | | | | | | | External interrupt 2 (wake-up function) | 8 channels (only for level detection) | | | | | | | Remote control transmitting frequency generator | 1 channel<br>(Pulse width and cycle selectable by program) | | | | | | | Standby mode | Sleep, stop, a | and clock mode | | | | | | Process | CN | NOS | | | | | | Operating voltage | 2.7 V to 6.0 V | 2.7 V to 6.0 V | | | | | | EPROM for use | <u> </u> | MBM27C256A-20TVM | | | | | #### ■ PACKAGE AND CORRESPONDING PRODUCTS | Package | MB89131 | MB89133A | MB89135A | MB89P133A | MB89P131 | |-------------|---------|----------|----------|-----------|----------| | FPT-48P-M13 | 0 | 0 | 0 | 0 | 0 | | DIP-48P-M01 | × | 0 | × | 0 | × | | MQP-48C-P01 | × | × | × | × | × | | Package | MB89P135A | MB89PV130A | |-------------|-----------|------------| | FPT-48P-M13 | 0 | × | | DIP-48P-M01 | × | × | | MQP-48C-P01 | × | 0 | ○ : Available, × : Not available #### **■ DIFFERENCES AMONG PRODUCTS** #### 1. Memory Size Before evaluating using the OTPROM (one-time PROM) products, verify its differences from the product that will actually be used. Take particular care on the following points: - The number of register banks available is different among the MB89131, MB89133A/135A and MB89P135A/PV130A. - The stack area, etc., is set at the upper limit of the RAM. #### 2. Current Consumption • When operated at low speed, the product with an OTPROM will consume more current than the product with a mask ROM. However, the same is current consumption in sleep/stop modes. (For more information, see "■ ELECTRICAL CHARACTERISTICS".) • In the case of the MB89PV130A, added is the current consumed by the EPROM which is connected to the top socket. #### 3. Mask Options Functions that can be selected as options and how to designate these options vary with product. Before using options, check "■ MASK OPITONS". Take particular care on the following point : - P40 to P43 must be set to no pull-up resistor when an A/D converter is used. - For MB89P135A, pull-up resistor option cannot be set for P40 to P43. - Each option is fixed on the MB89PV130A. #### **■ PIN ASSIGNMENT** · Pin assignment on package top | Pin no. | Pin name | Pin no. | Pin name | Pin no. | Pin name | Pin no. | Pin name | |---------|-----------------|---------|----------|---------|----------|---------|----------| | 49 | V <sub>PP</sub> | 57 | N.C. | 65 | O4 | 73 | ŌĒ | | 50 | A12 | 58 | A2 | 66 | O5 | 74 | N.C. | | 51 | A7 | 59 | A1 | 67 | O6 | 75 | A11 | | 52 | A6 | 60 | A0 | 68 | 07 | 76 | A9 | | 53 | A5 | 61 | O1 | 69 | O8 | 77 | A8 | | 54 | A4 | 62 | O2 | 70 | CE | 78 | A13 | | 55 | А3 | 63 | O3 | 71 | A10 | 79 | A14 | | 56 | N.C. | 64 | Vss | 72 | N.C. | 80 | Vcc | N.C.: Internally connected. Do not use. ### **■ PIN DESCRIPTION** | Pin | Pin no. | | Circuit | Function | |------------|--------------|------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SH-DIP*1 | QFP*2 | Pin name | type | Function | | 35 | 5 | X0 | ۸ | Main clock arrestal agaillator pine (may 4.2 MHz) | | 36 | 6 | X1 | А | Main clock crystal oscillator pins (max. 4.2 MHz) | | 38 | 8 | X0A | В | Subclock crystal oscillator pins (32.768 kHz) | | 39 | 9 | X1A | Б | Subclock Crystal Oscillator pins (32.700 KHz) | | 33 | 3 | MOD0 | С | Operation mode selecting pins | | 34 | 4 | MOD1 | ) | Connect directly to Vss. | | 32 | 2 | RST | D | Reset I/O pin This pin is of N-ch open-drain output type with pull-up resistor, and a hysteresis input type. The internal circuit is initialized by the input of "L". "L" is output from this pin by an internal reset source as a option. | | 16 to 9 | 34 to 27 | P00 ( <del>INT20</del> )<br>to<br>P07 ( <del>INT27</del> ) | I | General-purpose I/O ports On the MB89130A series, these ports also serve as an external interrupt input. External interrupt inputs are of hysteresis input type. | | 8 to 2, 48 | 26 to 20, 18 | P10 to P17 | Е | General-purpose I/O ports | | 47 to 40 | 17 to 10 | P20 to P27 | G | General-purpose output ports | | 24 | 42 | P30/SCK | F | General-purpose I/O port Also serves as the clock I/O for the 8-bit serial I/O. This port is of hysteresis input type. | | 23 | 41 | P31/SO | F | General-purpose I/O port Also serves as a 8-bit serial I/O data output. This port is of hysteresis input type. | | 22 | 40 | P32/SI | F | General-purpose I/O port Also serves as a 8-bit serial I/O data input. This port is of hysteresis input type. | | 21 | 39 | P33/EC/SCO | F | General-purpose I/O port Also serves as the external clock input for the 8-bit timer/counter. This port is of hysteresis input type. The system clock output is provided as an option. | | 20 | 38 | P34/TO/INT0 | F | General-purpose I/O port<br>Also serve as the overflow output for the 8-bit timer/<br>counter and an external interrupt input. This port is of hys-<br>teresis input type. | | 19,<br>18 | 37,<br>36 | P35/INT1,<br>P36/INT2 | F | General-purpose I/O ports Also serves as an external interrupt input. These ports are of hysteresis input type. | \*1 : DIP-48P-M01 \*2 : FPT-48P-M13 (Continued) #### (Continued) | Pin | no. | Pin name | Circuit | Function | |----------|----------|-----------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SH-DIP*1 | QFP*2 | - Pin name | type | Function | | 17 | 35 | P37/BZ/(RCO) | F | General-purpose I/O port<br>Also serves as a buzzer output. This port is of hysteresis<br>input type. On the MB89130A series, this port also serves<br>as a remote control output. | | 30 to 27 | 48 to 45 | P40/AN0 to<br>P43/AN3 | Н | N-ch open-drain output ports Also serve as an analog input for the A/D converter. | | 37 | 7 | Vcc | | Power supply pin | | 1 | 19 | Vss | | Power supply (GND) pin | | 31 | 1 | AVcc | _ | A/D converter power supply pin Use this pin at the same voltage as Vcc. | | 26 | 44 | AVR | _ | A/D converter reference voltage input pin | | 25 | 43 | AVss | _ | A/D converter power supply pin Use this pin at the same voltage as Vss. | \*1 : DIP-48P-M01 \*2 : FPT-48P-M13 ### • External EPROM pins (MB89PV130A only) | Pin no. | Pin name | I/O | Function | |----------|----------|-----|-----------------------------| | 49 | VPP | 0 | "H" level output pin | | 50 | A12 | | | | 51 | A7 | | | | 52 | A6 | | | | 53 | A5 | | | | 54 | A4 | 0 | Address output pins | | 55 | A3 | | | | 58 | A2 | | | | 59 | A1 | | | | 60 | A0 | | | | 61 | O1 | | | | 62 | O2 | I | Data input pins | | 63 | O3 | | | | 64 | Vss | 0 | Power supply (GND) pin | | 65 | 04 | | | | 66 | O5 | | | | 67 | O6 | I | Data input pins | | 68 | 07 | | | | 69 | O8 | | | | 70 | CE | 0 | ROM chip enable pin | | | 02 | | Outputs "H" during standby. | | 71 | A10 | 0 | Address output pin | | 73 | ŌĒ | 0 | ROM output enable pin | | 73 | OE | | Outputs "L" at all times. | | 75 | A11 | | | | 76 | A9 | | | | 77 | A8 | 0 | Address output pins | | 78 | A13 | | | | 79 | A14 | | | | 80 | Vcc | 0 | EPROM power supply pin | | 56<br>57 | | | Internally connected pins | | 72 | N.C. | | Be sure to leave them open. | | 74 | | | | #### **■ I/O CIRCUIT TYPE** (Continued) (Continued) #### HANDLING DEVICES #### 1. Preventing Latchup Latchup may occur on CMOS ICs if voltage higher than Vcc or lower than Vss is applied to input and output pins other than medium- and high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in "Electrical Characteristics" is applied between Vcc and Vss. When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings. Also, take care to prevent the analog power supply (AVcc and AVR) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off. #### 2. Treatment of Unused Input Pins Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor. #### 3. Treatment of Power Supply Pins on Microcontrollers with A/D Converter Connect to be AVcc = Vcc and AVss = AVR = Vss even if the A/D converter are not in use. #### 4. Treatment of N.C. Pins Be sure to leave (internally connected) N.C. pins open. #### 5. Power Supply Voltage Fluctuations Although operation is assured within the rated range of $V_{CC}$ power supply voltage, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that $V_{CC}$ ripple fluctuations (P-P value) will be less than 10% of the standard $V_{CC}$ value at the commercial frequency (50 to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched. #### 6. Precautions when Using an External Clock When an external clock is used, oscillation stabilization time is required even for power-on reset (optional) and wake-up from stop mode. #### 7. Turning on the supply voltage (only for the MB89P135A) Power on sharply up to the option enabling voltage (2 V) within 13 clock cycles after starting of oscillation. #### ■ PROGRAMMING TO THE EPROM ON THE MB89P131 The MB89P131 is an OTPROM version of the MB89131. #### 1. Features - 4-Kbyte PROM on chip - Equivalency to the MBM27C256A in EPROM mode (when programmed with the EPROM programmer) #### 2. Memory Space Memory space in EPROM mode is diagrammed below. #### 3. Programming to the EPROM In EPROM mode, the MB89P131 functions equivalent to the MBM27C256A. This allows the PROM to be programmed with a general-purpose EPROM programmer (the electronic signature mode cannot be used) by using the dedicated socket adapter. #### • Programming procedure - (1) Set the EPROM programmer for the MBM27C256A. - (2) Load program data into the EPROM programmer at 7000H to 7FFFH (note that addresses F000H to FFFFH while operating as a single chip correspond to 7000H to 7FFFH in EPROM mode). - (3) Program with the EPROM programmer. #### ■ PROGRAMMING TO THE EPROM ON THE MB89P133A The MB89P133A is an OTPROM version of the MP89133A. #### 1. Features - 8-Kbyte PROM on chip - Equivalency to the MBM27C256A in EPROM mode (when programmed with the EPROM programmer) #### 2. Memory Space Memory space in EPROM mode is diagrammed below. #### 3. Programming to the EPROM In EPROM mode, the MB89P133A functions equivalent to the MBM27C256A. This allows the PROM to be programmed with a general-purpose EPROM programmer (the electronic signature mode cannot be used) by using the dedicated socket adapter. #### • Programming procedure - (1) Set the EPROM programmer for the MBM27C256A. - (2) Load program data into the EPROM programmer at 6000H to 7FFFH (note that addresses E000H to FFFFH while operating as a single chip correspond to 6000H to 7FFFH in EPROM mode) . - (3) Program with the EPROM programmer. #### ■ PROGRAMMING TO THE EPROM ON THE MB89P135A The MB89P135A is an OTPROM version of the MB89133A/135A. #### 1. Features - 16-Kbyte PROM on chip - Equivalency to the MBM27C256A in EPROM mode (when programmed with the EPROM programmer) #### 2. Memory Space Memory space in EPROM mode is diagrammed below. #### 3. Programming to the EPROM In EPROM mode, the MB89P135A functions equivalent to the MBM27C256A. This allows the PROM to be programmed with a general-purpose EPROM programmer (the electronic signature mode cannot be used) by using the dedicated socket adapter. #### • Programming procedure - (1) Set the EPROM programmer for the MBM27C256A. - (2) Load program data into the EPROM programmer at 4000H to 7FFFH (note that addresses C000H to FFFFH while operating as a single chip correspond to 4000H to 7FFFH in EPROM mode). - (3) Load option data into the EPROM programmer at 3FF0H to 3FF6H. - (4) Program with the EPROM programmer. ### 4. Setting OTPROM Options (MB89P135A Only) The programming procedure is the same as that for the PROM. Options can be set by programming values at the addresses shown on the memory map. The relationship between bits and options is shown on the following bit map: • OTPROM option bit map | Ad-<br>dress | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------|-------------------------------------|-------------------------------------|-------------------------------------|--------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------------------------|--------------------------------------------------------| | | Vacancy | Vacancy | Vacancy | Clock<br>mode<br>selection Reset pin | Power-on | Oscillation stabilization time | | | | 3FF0н | Readable<br>and<br>writable | Readable<br>and<br>writable | Readable<br>and<br>writable | 1 : Single clock 0 : Dual clock | output<br>1 : Yes<br>0 : No | reset<br>1 : Yes<br>0 : No | 00 : 2 <sup>2</sup> /Fсн<br>01 : 2 <sup>12</sup> /Fсн | 10 : 2 <sup>16</sup> /Fсн<br>11 : 2 <sup>18</sup> /Fсн | | 3FF1н | P07<br>Pull-up<br>1 : Yes<br>0 : No | P06<br>Pul-up<br>1 : Yes<br>0 : No | P05<br>Pull-up<br>1 : Yes<br>0 : No | P04<br>Pull-up<br>1 : Yes<br>0 : No | P03<br>Pull-up<br>1 : Yes<br>0 : No | P02<br>Pull-up<br>1 : Yes<br>0 : No | P01<br>Pull-up<br>1 : Yes<br>0 : No | P00<br>Pull-up<br>1 : Yes<br>0 : No | | 3FF2н | P17<br>Pull-up<br>1 : No<br>0 : Yes | P16<br>Pull-up<br>1 : No<br>0 : Yes | P15<br>Pull-up<br>1 : Yes<br>0 : No | P14<br>Pull-up<br>1 : Yes<br>0 : No | P13<br>Pull-up<br>1 : Yes<br>0 : No | P12<br>Pull-up<br>1 : Yes<br>0 : No | P11<br>Pull-up<br>1 : Yes<br>0 : No | P10<br>Pull-up<br>1 : Yes<br>0 : No | | 3FF3н | P37<br>Pull-up<br>1 : Yes<br>0 : No | P36<br>Pull-up<br>1 : Yes<br>0 : No | P35<br>Pull-up<br>1 : Yes<br>0 : No | P34<br>Pull-up<br>1 : Yes<br>0 : No | P33<br>Pull-up<br>1 : Yes<br>0 : No | P32<br>Pull-up<br>1 : Yes<br>0 : No | P31<br>Pull-up<br>1 : Yes<br>0 : No | P30<br>Pull-up<br>1 : Yes<br>0 : No | | 3FF4н | Vacancy Readable and writable | 3FF5н | Vacancy Readable and writable | 3FF6н | Vacancy Readable and writable Note: Each bit is set to '1' as the initialized value, therefore the pull-up option is selected. #### **■ HANDLING THE MB89P131/P133A/P135A** #### 1. Recommended Screening Conditions High-temperature aging is recommended as the pre-assembly screening procedure. ### 2. Programming Yield Due to its nature, bit programming test can't be conducted as Fujitsu delivery test. For this reason, a programming yield of 100% cannot be assured at all times. #### 3. EPROM Programmer Socket Adapter | Part no. | Package | Compatible socket adapter<br>Sun Hayato Co., Ltd. | Recommended programmer manufacturer and programmer name Minato Electronics Inc. 1890A | |--------------|-----------|---------------------------------------------------|-----------------------------------------------------------------------------------------| | MB89P131PF | QFP-48 | ROM-48QF2-28DP-8L | Recommended | | MB89P133APFM | QFF-40 | NOWI-40QFZ-20DF-0L | _ | | MB89P133AP | SH-DIP-48 | ROM-48SD-28DP-8L2 | _ | Inquiry : Sun Hayato Co., Ltd. : TEL (81) -3-3986-0403 FAX (81) -3-5396-9106 Minato Electronics Inc. : TEL : USA (1) -916-348-6066 JAPAN (81) -45-591-5611 #### ■ PROGRAMMING TO THE EPROM WITH PIGGYBACK/EVALUATION DEVICE #### 1. EPROM for Use MBM27C256A-20TVM #### 2. Programming Socket Adapter To program to the PROM using an EPROM programmer, use the socket adapter (manufacturer : Sun Hayato Co., Ltd.) listed below : | Package | Socket adapter part number | |-----------------|----------------------------| | LCC-32 (Square) | ROM-32LC-28DP-S | Inquiry: Sun Hayato Co., Ltd.: TEL (81) -3-3986-0403 FAX (81) -3-5396-9106 #### 3. Memory Space Memory space in each mode, such as 32-Kbyte PROM is diagrammed below. #### 4. Programming to the EPROM - (1) Set the EPROM programmer for the MBM27C256A. - (2) Load program data into the EPROM programmer at 0000H to 7FFFH. - (3) Program with the EPROM programmer. #### **■ BLOCK DIAGRAM** #### **■ CPU CORE** #### 1. Memory Space The microcontrollers of the MB89130/130A series offer a memory space of 64 Kbytes for storing all of I/O, data, and program areas. The I/O area is allocated from the lowest address. The data area is allocated immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is allocated from exactly the opposite end, that is, near the highest address. The tables of interrupt reset vectors and vector call instructions are allocated from the highest address within the program area. The memory space of the MB89130/130A series is structured as illustrated below. #### 2. Registers The F<sup>2</sup>MC-8L family has two types of registers; dedicated hardware registers in the CPU and general-purpose memory registers. The following registers are provided: Program counter (PC): A 16-bit register for indicating the instruction storage positions. Accumulator (A): A 16-bit temporary register for storing arithmetic operations, etc. When the instruction is an 8-bit data processing instruction, the lower byte is used. Temporary accumulator (T): A 16-bit register which is used for arithmetic operations with the accumulator When the instruction is an 8-bit data processing instruction, the lower byte is used. Index register (IX): A 16-bit register for index modification Extra pointer (EP) : A 16-bit pointer for indicating a memory address Stack pointer (SP): A 16-bit pointer for indicating a stack area Program status (PS): A 16-bit register for storing a register pointer, a condition code The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR) . (See the diagram below.) The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below. • Rule for Conversion of Actual Addresses of the General-purpose Register Area The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data, and bits for control of CPU operations at the time of an interrupt. H-flag: Set to '1' when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared to '0' otherwise. This flag is for decimal adjustment instructions. I-flag: Interrupt is enabled when this flag is set to '1'. Interrupt is disabled when the flag is cleared to '0'. Cleared to '0' at the reset. IL1, 0: Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit. | IL1 | IL0 | Interrupt level | High-low | |-----|-----|-----------------|----------| | 0 | 0 | 1 | High | | 0 | 1 | l | † | | 1 | 0 | 2 | | | 1 | 1 | 3 | Low | N-flag: Set to '1' if the MSB becomes '1' as the result of an arithmetic operation. Cleared to '0' otherwise. Z-flag: Set to '1' when an arithmetic operation results in '0'. Cleared to '0' otherwise. V-flag: Set to '1' if the complement on '2' overflows as a result of an arithmetic operation. Cleared to '0' if the overflow does not occur. C-flag: Set to '1' when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared to '0' otherwise. Set to the shift-out value in the case of a shift instruction. The following general-purpose registers are provided: General-purpose registers: An 8-bit resister for storing data The general-purpose registers are of 8 bits and located in the register banks of the memory. One bank contains eight registers. Up to a total of 8 banks can be used on the MB89131/P131 and a total of 16 banks can be used on the MB89133A/P133A/135A and a total of 32 banks can be used on the MB89P135A/PV130A. The bank currently in use is indicated by the register bank pointer (RP) . ### ■ I/O MAP | Address | Read/write | Register name | Register description | |---------|------------|---------------|-------------------------------------------------| | 00н | (R/W) | PDR0 | Port 0 data register | | 01н | (W) | DDR0 | Port 0 data direction register | | 02н | (R/W) | PDR1 | Port 1 data register | | 03н | (W) | DDR1 | Port 1 data direction register | | 04н | (R/W) | PDR2 | Port 2 data register | | 05н | | | Vacancy | | 06н | | | Vacancy | | 07н | (R/W) | SYCC | System clock control register | | 08н | (R/W) | STBC | Standby control register | | 09н | (R/W) | WDTC | Watchdog timer control register | | 0Ан | (R/W) | TBTC | Timebase timer control register | | 0Вн | (R/W) | WPCR | Watch prescaler control register | | 0Сн | (R/W) | PDR3 | Port 3 data register | | 0Dн | (W) | DDR3 | Port 3 data direction register | | 0Ен | (R/W) | PDR4 | Port 4 data register | | 0Fн | (R/W) | BZCR | Buzzer register | | 10н | | | Vacancy | | 11н | | | Vacancy | | 12н | (R/W) | SCGC | Peripheral control clock register | | 13н | | | Vacancy | | 14н | (R/W) | RCR1 | Remote control transmitting control register 1* | | 15н | (R/W) | RCR2 | Remote control transmitting control register 2* | | 16н | | | Vacancy | | 17н | | | Vacancy | | 18н | (R/W) | T2CR | Timer 2 control register | | 19н | (R/W) | T1CR | Timer 1 control register | | 1Ан | (R/W) | T2DR | Timer 2 data register | | 1Вн | (R/W) | T1DR | Timer 1 data register | | 1Сн | (R/W) | SMR | Serial mode register | | 1Dн | (R/W) | SDR | Serial data register | | 1Ен | | <del>'</del> | Vacancy | | 1Fн | | | Vacancy | (Continued) ### (Continued) | Address | Read/write | Register name | Register description | |-------------|------------|---------------|-----------------------------------------| | 20н | (R/W) | ADC1 | A/D converter control register 1 | | 21н | (R/W) | ADC2 | A/D converter control register 2 | | 22н | (R/W) | ADCD | A/D converter data register | | 23н | (R/W) | EIC1 | External interrupt 1 control register 1 | | 24н | (R/W) | EIC2 | External interrupt 1 control register 2 | | 25н | | | Vacancy | | 26н to 31н | | | Vacancy | | 32н | (R/W) | EIE2 | External interrupt 2 enable register* | | 33н | (R/W) | EIF2 | External interrupt 2 flag register* | | 34н to 7Вн | | | Vacancy | | 7Сн | (W) | ILR1 | Interrupt level setting register 1 | | 7Dн | (W) | ILR2 | Interrupt level setting register 2 | | <b>7Е</b> н | (W) | ILR3 | Interrupt level setting register 3 | | <b>7F</b> H | | | Vacancy | <sup>\*:</sup> Only for the MB89130A series Note: Do not use vacancies. #### **■ ELECTRICAL CHARACTERISTICS** ### 1. Absolute Maximum Ratings (AVss = Vss = 0.0 V) | Parameter | Symbol | Va | lue | Unit | Remarks | |---------------------------------------------|-----------------|------------|------------|------|----------------------------------------------------| | Farameter | Syllibol | Min. | Max. | | Remarks | | Power supply voltage | Vcc<br>AVcc | Vss - 0.3 | Vss + 7.2 | V | * | | | AVR | Vss - 0.3 | Vss + 7.2 | V | AVR must not exceed Vcc + 0.3 V | | Program voltage | V <sub>PP</sub> | Vss - 0.6 | Vss + 13.0 | V | Only for the MB89P131/P133A/<br>P135A | | Input voltage | Vı | Vss - 0.3 | Vcc + 0.3 | V | | | Output voltage | Vo | Vss - 0.3 | Vcc + 0.3 | V | | | "L" level maximum output current | Іоь | _ | 10 | mA | | | "L" level average output current | lolav | _ | 4 | mA | Average value (operating current × operating rate) | | "L" level total maximum output current | $\Sigma$ loL | _ | 100 | mA | | | "L" level total average output current | ΣΙοιαν | _ | 20 | mA | Average value (operating current × operating rate) | | "H" level maximum output current | Іон | _ | -10 | mA | | | "H" level average output current | Іонач | _ | -2 | mA | Average value (operating current × operating rate) | | "H" level total maximum output current | ΣІон | _ | -30 | mA | | | "H" level total average output cur-<br>rent | ΣΙομαν | _ | -10 | mA | Average value (operating current × operating rate) | | Power consumption | P <sub>D</sub> | _ | 200 | mW | | | Operating temperature | TA | -40 | +85 | °C | | | Storage temperature | Tstg | <b>-55</b> | +150 | °C | | <sup>\*:</sup> Use AVcc and Vcc set to the same voltage. Take care so that AVcc does not exceed Vcc, such as when power is turned on. WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. #### 2. Recommended Operating Conditions (AVss = Vss = 0.0 V) | Parameter | Symbol | Value | | Unit | Remarks | | |-----------------------|-------------|-------|------|-------|--------------------------------------------------------------|--| | Farameter | Syllibol | Min. | Max. | Ollit | Remarks | | | | ., | 2.2* | 6.0* | V | Normal operation assurance range* MB89131/133A/135A | | | Power supply voltage | Vcc<br>AVcc | 2.7* | 6.0* | V | Normal operation assurance range* MB89P131/P133A/135A/PV130A | | | | | 1.5 | 6.0 | V | Retains the RAM state in the stop mode | | | | AVR | 2.0 | AVcc | V | | | | Operating temperature | TA | -40 | +85 | °C | | | <sup>\*:</sup> These values vary with the operating frequencies and the analog assurance range. See Figure 1 and 2, and "5. A/D Converter Electrical Characteristics." Figure 1 and 2 indicate the operating frequency of the external oscillator at an instruction cycle of 4/Fch. Since the operating voltage range is dependent on the instruction cycle, see minimum execution time if the operating speed is switched using a gear. WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. ### 3. DC Characteristics (AVcc = Vcc = +5.0 V, AVss = Vss = 0.0 V, $T_A = -40$ °C to +85 °C) | Barramatar | Sym- | D: | O a sa distinua | | Value | | 11 | B | |--------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------|------------------------------------------|-----------------------|-------|--------------|------|--------------------------------------------------------------------------| | Parameter | bol | Pin | Condition | Min. | Тур. | Max. | Unit | Remarks | | | VIH | P00 to P07,<br>P10 to P17 | | 0.7 Vcc | _ | Vcc + 0.3 | V | | | "H" level input voltage | Vihs | RST,<br>P30 to P37,<br>INT20 to<br>INT27 | | 0.8 Vcc | _ | Vcc +<br>3.0 | V | INT20 to INT27<br>are available<br>only for the<br>MB89130A se-<br>ries. | | | VIL | P00 to P07,<br>P10 to P17 | _ | Vss - 0.3 | _ | 0.3 Vcc | V | | | "L" level input voltage | VILS | RST,<br>P30 to P37<br>INT20 to<br>INT27 | | V <sub>SS</sub> - 0.3 | _ | 0.2 Vcc | V | INT20 to INT27<br>are available<br>only for the<br>MB89130A se-<br>ries. | | Open-drain output pin applied voltage | VD | P40 to P43 | | Vcc -<br>0.3 | | Vcc + 0.3 | V | | | "H" level<br>output voltage | Vон | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P37 | lон = −2.0 mA | 2.4 | _ | _ | V | | | "L" level output voltage | Vol | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P37,<br>P40 to P43 | IoL = 1.8 mA | _ | _ | 0.4 | V | | | | V <sub>OL2</sub> | RST | IoL = 4.0 mA | _ | | 0.6 | V | | | Input leakage<br>current<br>(Hi-z output<br>leakage current) | IL11 | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P37,<br>P40 to P43,<br>MOD0, MOD1 | 0.0 V < V <sub>I</sub> < V <sub>CC</sub> | _ | | ±5 | μΑ | Without pull-up resistor | | Pull-up<br>resistance | Rpull | P00 to P07,<br>P10 to P17,<br>P30 to P37,<br>P40 to P43,<br>RST | V <sub>I</sub> = 0.0 V | 25 | 50 | 100 | kΩ | | (Continued) (Continued) (AVcc = Vcc = +5.0 V, AVss = Vss = 0.0 V, TA = -40 °C to +85 °C) | B | Sym- | D: | O a sea l'ittle a se | | Value | | 11 | Barrania | |------------------------|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|--------------------------| | Parameter | bol | Pin | Condition | Min. | Тур. | Max. | Unit | Remarks | | | 1 | | F <sub>CH</sub> = 4.00 MHz<br>V <sub>CC</sub> = 5.0 V | _ | 4 | 7 | mA | MB89131/<br>133A/135A | | | Icc <sub>1</sub> | | $v_{\text{cc}} = 5.0 \text{ V}$<br>$t_{\text{inst}}^{*2} = 1.0 \mu\text{s}$ | _ | 6 | 10 | mA | MB89P131/<br>P133A/P135A | | | Iccs <sub>1</sub> | | $\begin{aligned} F_{\text{CH}} &= 4.00 \text{ MHz} \\ V_{\text{CC}} &= 5.0 \text{ V} \\ t_{\text{inst}} &\stackrel{+}{}^{2} &= 1.0 \mu\text{s} \\ \text{Main clock sleep} \\ \text{mode} \end{aligned}$ | _ | 2 | 5 | mA | | | | Iccl | | F <sub>CL</sub> = 32.768 kHz<br>V <sub>CC</sub> = 3.0 V | | 50 | 100 | μΑ | MB89131/<br>133A/135A | | | ICCL | Vcc (External | Subclock mode | _ | 1 | 3 | mA | MB89P131/<br>P133A/P135A | | | Iccls | clock opera-<br>tion) | $\begin{aligned} &\text{FcL} = 32.768 \text{ kHz} \\ &\text{Vcc} = 3.0 \text{ V} \\ &\text{Subclock sleep} \\ &\text{mode} \end{aligned}$ | _ | 25 | 50 | μА | | | Power supply current*1 | Ісст | | FcL = 32.768 kHz<br>Vcc = 3.0 V<br>• Watch mode<br>• Main clock stop<br>mode in dual-<br>clock system | _ | _ | 15 | μА | | | | Іссн | | T <sub>A</sub> = +25 °C • Subclock stop mode • Main clock stop mode in single-clock system | _ | _ | 1 | μΑ | | | | la | AVcc | F <sub>CH</sub> = 4 MHz,<br>when A/D<br>conversion is op-<br>erating | _ | 1 | 3 | mA | | | | Іан | AVcc | F <sub>CH</sub> = 4 MHz,<br>T <sub>A</sub> = +25 °C,<br>when A/D<br>conversion is not<br>operating | _ | _ | 1 | μΑ | | | Input capacitance | Cin | Other than<br>AVcc, AVss,<br>Vcc, and Vss | f = 1 MHz | _ | 10 | _ | pF | | <sup>\*1 :</sup> The power supply current is measured at the external clock. <sup>\*2 :</sup> For information on t<sub>inst</sub>, see " (4) Instruction Cycle" in "4. AC Characteristics." #### 4. AC Characteristics #### (1) Reset Timing $$(Vcc = +5.0 \text{ V} \pm 10\%, \text{ AVss} = \text{Vss} = 0.0 \text{ V}, \text{ TA} = -40 \,^{\circ}\text{C to} +85 \,^{\circ}\text{C})$$ | Parameter | Symbol | Condition | Value | | | Remarks | |---------------------|---------------|-----------|-----------|------|------|---------| | Farameter | Syllibol | Condition | Min. | Max. | Unit | Nemarks | | RST "L" pulse width | <b>t</b> zlzh | _ | 48 thcyl* | _ | ns | | <sup>\*:</sup> they is the oscillation cycle (1/Fch) to input to the X0 pin. #### (2) Power-on Reset $$(AVss = Vss = 0.0 \text{ V}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$$ | Parameter | Symbol | Condition | Val | ue | Unit | Remarks | | |---------------------------|------------|-----------|-------|------|-------|------------------------------|--| | Parameter | Syllibol | Condition | Min. | Max. | Offic | Remarks | | | Power supply rising time | <b>t</b> R | | _ | 50 | ms | Power-on reset function only | | | Power supply cut-off time | toff | _ | 1 — m | | ms | Due to repeated operations | | Note: Make sure that power supply rises within the oscillation stabilization time selected. For example, when the main clock is operating at 3 MHz ( $F_{CH}$ ) and the oscillation stabilization time selecting option has been set to $2^{12}/F_{CH}$ , the oscillation stabilization time is 1.4 ms. Therefore, the maximum value of power supply rising time is about 1.4 ms. Rapid changes in power supply voltage may cause a power-on reset. If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended. #### (3) Clock Timing $$(V_{SS} = 0.0 \text{ V}, T_{A} = -40 \, ^{\circ}\text{C to} +85 \, ^{\circ}\text{C})$$ | Parameter | Symbol Pin - | | Value | | | Unit | Remarks | | |---------------------------------|--------------------------------------|----------|-------|--------|------|-------|----------------|--| | Farameter | | | Min. | Тур. | Max. | Offic | Kemarks | | | Input clock frequency | Fcн | X0, X1 | 1 | _ | 4.2 | MHz | Main clock | | | Imput clock frequency | FcL | X0A, X1A | _ | 32.768 | _ | kHz | Subclock | | | Clock cycle time | <b>t</b> HCYL | X0, X1 | 238 | _ | 1000 | ns | Main clock | | | Clock cycle time | <b>t</b> LCYL | X0A, X1A | _ | 30.5 | _ | μs | Subclock | | | Input clock pulse width | P <sub>WH1</sub><br>P <sub>WL1</sub> | X0 | 30 | _ | | ns | External clock | | | Input clock rising/falling time | tcr1<br>tcr1 | X0 | | _ | 24 | ns | External clock | | ### • X0 and X1 Timing and Conditions of Applied Voltage #### • Main Clock Conditions When an external clock is used • Subclock Conditions ### (4) Instruction Cycle | Parameter | Symbol | Value | Unit | Remarks | |--------------------------|--------|------------------------------|------|----------------------------------------------------------------------------------------| | Instruction cycle | tinst | 4/Fсн, 8/Fсн, 16/Fсн, 64/Fсн | μs | (4/FcH) $t_{inst}$ = 1.0 $\mu s$ when operating at FcH = 4 MHz | | (minimum execution time) | unst | 2/FcL | μs | $t_{\text{inst}} = 61.036~\mu \text{s}$ when operating at $F_{\text{CL}} = 32.768~kHz$ | ### (5) Recommended Resonator Manufacturers • Sample Application of Piezoelectric Resonator (FAR Family) for Main Clock Oscillation Circuit | FAR part number*1<br>(built-in capacitor type) | Frequency<br>(MHz) | Dumping resistor | Initial deviation of FAR frequency (T <sub>A</sub> = +25 °C) | Temperature characteristics of FAR frequency (T <sub>A</sub> =-20 °C to +60 °C) | Loading capacitors*2 | |------------------------------------------------|--------------------|------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------| | FAR-C4CC-02000-L00 | | 1000 Ω | ±0.5% | ±0.5% | | | 1 AN-0400-02000-200 | 2.00 | 510 Ω | ±0.5% | ±0.5% | | | FAR-C4□C-02000-□20 | | | ±0.5% | ±0.5% | | | FAR-C4□A-03000-□20 | 3.00 | 1 kΩ | ±0.5% | ±0.5% | | | FAR-C4□A-04000-□01 | | 750 Ω | ±0.5% | ±0.5% | Built-in | | FAR-C4□A-04000-□21 | 4.00 | _ | ±0.5% | ±0.5% | | | FAR-C4CB-04000-M00 | 4.00 | | ±0.5% | ±0.5% | | | FAR-C4□B-04000-□00 | | _ | ±0.5% | ±0.5% | | | FAR-C4□B-04194-□00 | 4.194 | _ | ±0.5% | ±0.5% | | Inquiry: FUJITSU MEDIA DEVICES LIMITED ## • Sample Application of Ceramic Resonator for Main Clock Oscillation Circuit ### • Mask ROM products | Resonator<br>manufacturer* | Resonator | Frequency (MHz) | C1 (pF) | C2 (pF) | R | |--------------------------------------------|-----------------|-----------------|---------------|---------------|------------------------| | Kyocera Corporation | KBR-4.0MKS | 4.00 | 33 | 33 | Not required | | Matsushita Electronic Components Co,. Ltd. | EFOV4004B | 4.00 | 33 (Built-in) | 33 (Built-in) | 1.5 kΩ | | | CSBF1000J | 1.00 | 100 | 100 | $6.8~\mathrm{k}\Omega$ | | | CSA4.00MG | | 30 | 30 | Not required | | | CST4.00MGW | | Built-in | Built-in | Not required | | | CSA4.00MGU | | 30 | 30 | Not required | | Murata Mfg. Co., Ltd. | CST4.00MGWU | 4.00 | Built-in | Built-in | Not required | | | CSA4.00MGU040 | 4.00 | 100 | 100 | Not required | | | CST4.00MGWU040 | | Built-in | Built-in | Not required | | | CSTCS4.00MG | | Built-in | Built-in | Not required | | | CSTCS4.00MGWOC5 | | Built-in | Built-in | Not required | | TDK Corporation | CCR4.0MC3 | 4.00 | Built-in | Built-in | Not required | (Continued) ### (Continued) ### One-time PROM products | Resonator<br>manufacturer* | Resonator | Frequency (MHz) | C1 (pF) | C2 (pF) | R | |----------------------------|----------------|-----------------|----------|----------|--------------| | | CSA3.00MG040 | 3.00 | 100 | 100 | Not required | | | CST3.00MGW040 | 3.00 | Built-in | Built-in | Not required | | | CSA4.00MG | | 30 | 30 | Not required | | Murata Mfg. Co., Ltd. | CSA4.00MGU | | 30 | 30 | Not required | | INIUI ata Mig. Co., Ltd. | CST4.00MGWU | 4.00 | Built-in | Built-in | Not required | | | CSA4.00MGU040 | 4.00 | 100 | 100 | Not required | | | CST4.00MGWU040 | | Built-in | Built-in | Not required | | | CSTCS4.00MG | | Built-in | Built-in | Not required | Inquiry: Kyocera Corporation AVX Corporation North American Sales Headquarters: TEL 1-803-448-9411 AVX Limited European Sales Headquarters: TEL 44-1252-770000 • AVX/Kyocera H.K. Ltd. Asian Sales Headquarters : TEL 852-363-3303 Matsushita Electronic Components Co., Ltd. North America Panasonic Industrial Co.: TEL 1-201-348-7000 • Canada Matsushita Electric of Canada Ltd.: TEL 905-238-2436 Europe Panasonic Industrial Europe (Continental) : TEL 49-40-8549-2048 Panasonic Industrial Europe (Nlederlassung Munchen) : TEL 49-89-4800-7150 Asia Panasonic Industry of Asia, Company: TEL 65-299-8400 Murata Mfg. Co., Ltd. - Murata Electronics North America, Inc. : TEL 1-404-436-1300 - Murata Europe Management GmbH: TEL 49-911-66870 - Murata Electronics Singapore (Pte.) Ltd.: TEL 65-758-4233 ### **TDK Corporation** • TDK Corporation of America Chicago Regional Office: TEL 1-708-803-6100 • TDK Electronics Europe GmbH Components Division: TEL 49-2102-9450 - TDK Singapore (PTE) Ltd.: TEL 65-273-5022 - TDK Hongkong Co., Ltd.: TEL 852-736-2238 - Korea Branch, TDK Corporation : TEL 82-2-554-6633 ### • Sample Application of Crystal Resonator for Subclock Oscillation Circuit ## Mask ROM products | Resonator manufacturer* | Resonator | Frequency (kHz) | C1 (pF) | C2 (pF) | Rd (k $\Omega$ ) | |-------------------------|-----------|-----------------|---------|---------|------------------| | SII | DS-VT-200 | 32.768 | 24 | 24 | 680 | Inquiry: SII Seiko Instruments Inc. (Japan): TEL 81-43-211-1219 Seiko Instruments U.S.A. Inc.: TEL 310-517-7770 Seiko Instruments GmbH: TEL 49-6102-297-122 ### (6) Serial I/O Timing $(Vcc = +5.0 \text{ V} \pm 10\%, \text{ AVss} = \text{Vss} = 0.0 \text{ V}, \text{ TA} = -40 ^{\circ}\text{C to} +85 ^{\circ}\text{C})$ | Parameter | Symbol | Pin | Condition | Va | lue | Unit | Remarks | |------------------------------------------------|---------------|---------|---------------------------|----------|------|-------|---------| | Parameter | Symbol | FIII | Condition | Min. | Max. | Ollit | Remarks | | Serial clock cycle time | tscyc | SCK | | 2 tinst* | _ | μs | | | $SCK \downarrow \rightarrow SO$ time | <b>t</b> slov | SCK, SO | Internal shift | -200 | 200 | ns | | | Valid SI $\rightarrow$ SCK $↑$ | tıvsн | SI, SCK | clock mode | 200 | _ | ns | | | $SCK \uparrow \rightarrow valid SI hold time$ | <b>t</b> sнıx | SCK, SI | 1 | 200 | | ns | | | Serial clock "H" pulse width | <b>t</b> shsl | SCK | | 1 tinst* | | μs | | | Serial clock "L" pulse width | <b>t</b> slsh | SCK | | 1 tinst* | _ | μs | | | $SCK \downarrow \to SO$ time | tslov | SCK, SO | External shift clock mode | 0 | 200 | ns | | | Valid SI $\rightarrow$ SCK $↑$ | tıvsн | SI, SCK | 0.000000 | 200 | | ns | | | $SCK \uparrow \to valid \; SI \; hold \; time$ | <b>t</b> shix | SCK, SI | | 200 | | ns | | <sup>\*:</sup> For information on tinst, see " (4) Instruction Cycle." ### (7) Peripheral Input Timing (Vcc = $+5.0 \text{ V} \pm 10\%$ , AVss = Vss = 0.0 V, T<sub>A</sub> = $-40 \,^{\circ}\text{C}$ to $+85 \,^{\circ}\text{C}$ ) | Parameter | Symbol | Pin | Condition | Val | ue | Unit | Remarks | |------------------------------------------|----------------|---------------------|-----------|----------|------|------|-------------| | Faranietei | Syllibol | r III | Condition | Min. | Max. | | iveillai ks | | Peripheral input "H" level pulse width 1 | <b>t</b> ıLıH1 | EC,<br>INT0 to INT2 | | 2 tinst* | _ | μs | | | Peripheral input "L" level pulse width 1 | <b>t</b> ıHıL1 | | | 2 tinst* | | μs | | <sup>\*:</sup> For information on tinst, see " (4) Instruction Cycle." ### 5. A/D Converter Electrical Characteristics (AVcc = Vcc = +3.5 V to +6.0 V, FcH = 3 MHz, AVss = Vss = 0.0 V, TA = -40 °C to +85 °C) | Parameter | Symbol | Pin | Condition | | Value | | Unit | Re- | |----------------------------------|----------|-----------|----------------------------------------------------------------|-------------------|------------------------|----------------|------|---------| | Parameter | Symbol | Pin | Condition | Min. | Тур. | Max. | Unit | marks | | Resolution | | | AVR = AVcc = 5.0 V | _ | _ | 8 | bit | | | Total error | | | | _ | _ | ±1.5 | LSB | | | Linearity error | <u> </u> | | | _ | _ | ±1.0 | LSB | | | Differential linearity error | | | | | _ | ±0.9 | LSB | | | Zero transition voltage | Vот | | AVR = AVcc | AVss –<br>1.0 LSB | AVss + 0.5 LSB | AVss + 2.0 LSB | mV | 1LSB = | | Full-scale transition voltage | VFST | _ | | AVR –<br>3.0 LSB | AVR –<br>1.5 LSB | AVR | mV | AVR/256 | | Interchannel disparity | | | | _ | _ | 0.5 | LSB | | | A/D mode conversion time | _ | | | _ | 44 t <sub>inst</sub> * | _ | μs | | | Sense mode conversion time | | | | | 12 <b>t</b> inst* | _ | μs | | | Analog port input current | lain | AN0<br>to | _ | | _ | 10 | μА | | | Analog input voltage | _ | AN3 | | 0 | _ | AVR | V | | | Reference voltage | _ | | ] | 2.0 | _ | AVcc | V | | | Reference voltage supply current | lR | AVR | AVR = AVcc = 5.0 V,<br>when A/D conversion<br>is operating | _ | 100 | 300 | μΑ | | | | Iгн | | AVR = AVcc = 5.0 V,<br>when A/D conversion<br>is not operating | _ | _ | 1 | μА | | <sup>\*:</sup> For information on t<sub>inst</sub>, see " (4) Instruction Cycle" in "4. AC Characteristics." ### 6. A/D Converter Glossary Resolution Analog changes that are identifiable by the A/D converter. When the number of bits is 8, analog voltage can be divided into $2^8 = 256$ . • Linearity error (unit : LSB) The deviation of the straight line connecting the zero transition point ("0000 0000" $\leftrightarrow$ "0000 0001") with the full-scale transition point ("1111 1111" $\leftrightarrow$ "1111 1110") from actual conversion characteristics • Differential linearity error (unit : LSB) The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value • Total error (unit : LSB) The difference between theoretical and actual conversion values ### 7. Notes on Using A/D Converter ### Input impedance of the analog input pins The A/D converter used for the MB89130/130A series contains a sample hold circuit as illustrated below to fetch analog input voltage into the sample hold capacitor for eight instruction cycles after starting A/D conversion. For this reason, if the output impedance of the external circuit for the analog input is high, analog input voltage might not stabilize within the analog input sampling period. Therefore, it is recommended to keep the output impedance of the external circuit low (below 10 k $\Omega$ ) . Note that if the impedance cannot be kept low, it is recommended to connect an external capacitor of approx. 0.1 $\mu$ F for the analog input pin. #### • Error The smaller the | AVR – AVss |, the greater the error would become relatively. ### **■ EXAMPLE CHARACTERISTICS** ### (1) "L" Level Output Voltage (3) "H" Level Input Voltage/"L" Level Input Voltage (CMOS Input) ### (5) Pull-up Resistance ### (2) "H" Level Output Voltage (4) "H" Level Input Voltage/"L" Level Input Voltage (Hysteresis Input) V<sub>IHS</sub>: Threshold when input voltage in hysteresis characteristics is set to "H" level V<sub>ILS</sub>: Threshold when input voltage in hysteresis characteristics is set to "L" level (Continued) ## ■ INSTRUCTIONS (136 INSTRUCTIONS) Execution instructions can be divided into the following four groups: - Transfer - Arithmetic operation - Branch - Others Table 1 lists symbols used for notation of instructions. **Table 1 Instruction Symbols** | Symbol | Meaning | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | dir | Direct address (8 bits) | | off | Offset (8 bits) | | ext | Extended address (16 bits) | | #vct | Vector table number (3 bits) | | #d8 | Immediate data (8 bits) | | #d16 | Immediate data (16 bits) | | dir: b | Bit direct address (8:3 bits) | | rel | Branch relative address (8 bits) | | @ | Register indirect (Example: @A, @IX, @EP) | | Α | Accumulator A (Whether its length is 8 or 16 bits is determined by the instruction in use.) | | AH | Upper 8 bits of accumulator A (8 bits) | | AL | Lower 8 bits of accumulator A (8 bits) | | Т | Temporary accumulator T (Whether its length is 8 or 16 bits is determined by the instruction in use.) | | TH | Upper 8 bits of temporary accumulator T (8 bits) | | TL | Lower 8 bits of temporary accumulator T (8 bits) | | IX | Index register IX (16 bits) | | EP | Extra pointer EP (16 bits) | | PC | Program counter PC (16 bits) | | SP | Stack pointer SP (16 bits) | | PS | Program status PS (16 bits) | | dr | Accumulator A or index register IX (16 bits) | | CCR | Condition code register CCR (8 bits) | | RP | Register bank pointer RP (5 bits) | | Ri | General-purpose register Ri (8 bits, i = 0 to 7) | | × | Indicates that the very $\times$ is the immediate data. (Whether its length is 8 or 16 bits is determined by the instruction in use.) | | (×) | Indicates that the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.) | | ((×)) | The address indicated by the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.) | Columns indicate the following: Mnemonic: Assembler notation of an instruction ~: The number of instructions #: The number of bytes Operation: Operation of an instruction TL, TH, AH: A content change when each of the TL, TH, and AH instructions is executed. Symbols in the column indicate the following: • "-" indicates no change. • dH is the 8 upper bits of operation description data. AL and AH must become the contents of AL and AH prior to the instruction executed. • 00 becomes 00. N, Z, V, C: An instruction of which the corresponding flag will change. If + is written in this column, the relevant instruction will change its corresponding flag. OP code: Code of an instruction. If an instruction is more than one code, it is written according to the following rule: Example: 48 to $4F \leftarrow$ This indicates 48, 49, ... 4F. Table 2 Transfer Instructions (48 instructions) | Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code | |------------------------|---|---|----------------------------------------------------------------------------------------------------|----|---------------------------------------|---------------|------|----------| | MOV dir,A | 3 | 2 | $(dir) \leftarrow (A)$ | - | _ | _ | | 45 | | MOV @IX +off,A | 4 | 2 | $((IX) + off) \leftarrow (A)$ | _ | _ | _ | | 46 | | MOV ext,A | 4 | 3 | $(ext) \leftarrow (A)$ | _ | _ | _ | | 61 | | MOV @EP,A | 3 | 1 | $((EP)) \leftarrow (A)$ | _ | _ | _ | | 47 | | MOV Ri,A | 3 | 1 | $(Ri) \leftarrow (A)$ | _ | _ | _ | | 48 to 4F | | MOV A,#d8 | 2 | 2 | (A) ← d8 | AL | _ | _ | ++ | 04 | | MOV A,dir | 3 | 2 | $(A) \leftarrow (dir)$ | AL | _ | _ | ++ | 05 | | MOV A,@IX +off | 4 | 2 | $(A) \leftarrow ((IX) + off)$ | AL | _ | _ | ++ | 06 | | MOV A,ext | 4 | 3 | $(A) \leftarrow (ext)$ | AL | _ | _ | ++ | 60 | | MOV A,@A | 3 | 1 | $(A) \leftarrow (A)$ | AL | _ | _ | ++ | 92 | | MOV A,@EP | 3 | 1 | $(A) \leftarrow ((EP))$ | AL | _ | _ | ++ | 07 | | MOV A,Ri | 3 | 1 | $(A) \leftarrow (Ri)$ | AL | _ | _ | ++ | 08 to 0F | | MOV dir,#d8 | 4 | 3 | (dír) ← d8 | _ | _ | _ | | 85 | | MOV @IX +off,#d8 | 5 | 3 | $((IX) + off) \leftarrow d8$ | _ | _ | _ | | 86 | | MOV @EP,#d8 | 4 | 2 | ( (EP) ) ← d8 | _ | _ | _ | | 87 | | MOV Ri,#d8 | 4 | 2 | (Ri) ← d8 | _ | _ | _ | | 88 to 8F | | MOVW dir,A | 4 | 2 | $(dir) \leftarrow (AH), (dir + 1) \leftarrow (AL)$ | _ | _ | _ | | D5 | | MOVW @IX +off,A | 5 | 2 | $((IX) + off) \leftarrow (AH),$ | _ | _ | _ | | D6 | | | | _ | $((IX) + off + 1) \leftarrow (AL)$ | | | | | 20 | | MOVW ext,A | 5 | 3 | $(ext) \leftarrow (AH), (ext + 1) \leftarrow (AL)$ | _ | _ | _ | | D4 | | MOVW @EP,A | 4 | 1 | $((EP)) \leftarrow (AH), (EP) + 1) \leftarrow (AL)$ | _ | _ | _ | | D7 | | MOVW EPA | 2 | 1 | $(EP) \leftarrow (A)$ | _ | _ | _ | | E3 | | MOVW A,#d16 | 3 | 3 | $(A) \leftarrow d16$ | AL | АН | dΗ | | E4 | | MOVW A,dir | 4 | 2 | $(A) \leftarrow d + 0$<br>$(AH) \leftarrow (dir), (AL) \leftarrow (dir + 1)$ | AL | AH | dH | | C5 | | MOVW A,@IX +off | 5 | 2 | $(AH) \leftarrow (IX) + off),$ | AL | AH | dH | | C6 | | WOVW A, SIX FOII | 3 | _ | $(AL) \leftarrow ((IX) + OH),$<br>$(AL) \leftarrow ((IX) + off + 1)$ | \_ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | uii | | Co | | MOVW A,ext | 5 | 3 | $(AL) \leftarrow ((1X) + 011 + 1)$<br>$(AH) \leftarrow (ext), (AL) \leftarrow (ext + 1)$ | AL | AH | dH | ++ | C4 | | MOVW A,@A | 4 | 1 | $(AH) \leftarrow (AL), (AL) \leftarrow (AL) \leftarrow (AL)$ | AL | AH | dH | | 93 | | MOVW A,@EP | 4 | 1 | $(AH) \leftarrow (A), (AE) \leftarrow (A) + 1$<br>$(AH) \leftarrow (EP), (AL) \leftarrow (EP) + 1$ | AL | AH | dH | ++ | C7 | | MOVW A, GEP | 2 | 1 | $(AII) \leftarrow ((EF)), (AL) \leftarrow ((EF) + I)$<br>$(A) \leftarrow (EP)$ | AL | AII | dH | ++ | F3 | | MOVW EP,#d16 | 3 | 3 | (A) ← (Er)<br>(EP) ← d16 | | _ | u | | E7 | | MOVW IX,A | 2 | 1 | | _ | _ | _ | | E2 | | MOVW A,IX | 2 | 1 | $(IX) \leftarrow (A) \\ (A) \leftarrow (IX)$ | _ | | dH | | F2 | | | 2 | 1 | | _ | | | | E1 | | MOVW SP,A<br>MOVW A,SP | 2 | | $(SP) \leftarrow (A)$ | _ | _ | ~<br>니니 | | F1 | | MOV @A,T | 3 | 1 | $(A) \leftarrow (SP)$ | _ | _ | dH | | | | MOV @A,T | | 1 | $((A)) \leftarrow (T)$ | _ | _ | _ | | 82 | | • | 4 | 1 | $((A)) \leftarrow (TH), ((A) + 1) \leftarrow (TL)$ | _ | _ | _ | | 83 | | MOVW IX,#d16 | 3 | 3 | (IX) ← d16 | _ | _ | -11.1 | | E6 | | MOVW A,PS | 2 | 1 | $(A) \leftarrow (PS)$ | _ | _ | dH | | 70<br>74 | | MOVW PS,A | 2 | 1 | (PS) ← (A) | _ | _ | _ | ++++ | 71<br>55 | | MOVW SP,#d16 | 3 | 3 | (SP) ← d16 | _ | _ | _ | | E5 | | SWAP | 2 | 1 | $(AH) \leftrightarrow (AL)$ | _ | _ | AL | | 10 | | SETB dir: b | 4 | 2 | $(dir): b \leftarrow 1$ | _ | _ | _ | | A8 to AF | | CLRB dir: b | 4 | 2 | (dir): $b \leftarrow 0$ | _ | _ | _ | | A0 to A7 | | XCH A,T | 2 | 1 | $(AL) \leftrightarrow (TL)$ | AL | | <del></del> . | | 42 | | XCHW A,T | 3 | 1 | $(A) \leftrightarrow (T)$ | AL | AH | dΗ | | 43 | | XCHW A,EP | 3 | 1 | $(A) \leftrightarrow (EP)$ | _ | _ | dΗ | | F7 | | XCHW A,IX | 3 | 1 | $(A) \leftrightarrow (IX)$ | _ | _ | dΗ | | F6 | | XCHW A,SP | 3 | 1 | $(A) \leftrightarrow (SP)$ | _ | _ | dΗ | | F5 | | MOVW A,PC | 2 | 1 | (A) ← (PC) | _ | _ | dΗ | | F0 | Note: During byte transfer to A, $T \leftarrow A$ is restricted to low bytes. Operands in more than one operand instruction must be stored in the order in which their mnemonics are written. (Reverse arrangement of F<sup>2</sup>MC-8 family) Table 3 Arithmetic Operation Instructions (62 instructions) | Mnemonic | ~ | # | Operation | TL | TH | АН | NZVC | OP code | |------------------|----|---|---------------------------------------------------------------------------------------------|----------|----|--------|---------|----------------| | ADDC A,Ri | 3 | 1 | $(A) \leftarrow (A) + (Ri) + C$ | - | _ | _ | ++++ | 28 to 2F | | ADDC A,#d8 | 2 | 2 | $(A) \leftarrow (A) + d8 + C$ | _ | _ | _ | ++++ | 24 | | ADDC A,dir | 3 | 2 | $(A) \leftarrow (A) + (dir) + C$ | _ | _ | _ | ++++ | 25 | | ADDC A,@IX +off | 4 | 2 | $(A) \leftarrow (A) + ((IX) + off) + C$ | _ | _ | _ | ++++ | 26 | | ADDC A,@EP | 3 | 1 | $(A) \leftarrow (A) + ((EP)) + C$ | _ | _ | | ++++ | 27 | | ADDCW A | 3 | 1 | $(A) \leftarrow (A) + (T) + C$ | _ | _ | dH | ++++ | 23 | | ADDC A | 2 | 1 | $(AL) \leftarrow (AL) + (TL) + C$ | _ | _ | _ | ++++ | 22 | | SUBC A,Ri | 3 | 1 | $(A) \leftarrow (A) - (Ri) - C$ | _ | _ | _ | ++++ | 38 to 3F | | SUBC A,#d8 | 2 | 2 | $(A) \leftarrow (A) - d8 - C$ | _ | _ | _ | ++++ | 34 | | SUBC A,dir | 3 | 2 | $(A) \leftarrow (A) - (dir) - C$ | _ | _ | _ | ++++ | 35 | | SUBC A,@IX +off | 4 | 2 | $(A) \leftarrow (A) - ((IX) + off) - C$ | _ | _ | _ | ++++ | 36 | | SUBC A,@EP | 3 | 1 | $(A) \leftarrow (A) - ((EP)) - C$ | _ | _ | -<br>- | ++++ | 37 | | SUBCW A | 3 | 1 | $(A) \leftarrow (T) - (A) - C$ | _ | _ | dH | ++++ | 33 | | SUBC A<br>INC Ri | 2 | 1 | $(AL) \leftarrow (TL) - (AL) - C$ | _ | _ | _ | ++++ | 32<br>C8 to CF | | INC KI | 3 | 1 | $(Ri) \leftarrow (Ri) + 1$ | _ | _ | _ | +++- | C8 10 CF | | INCW EP | 3 | | (EP) ← (EP) + 1 | - | _ | _ | | C3<br>C2 | | INCW A | 3 | 1 | $(IX) \leftarrow (IX) + 1$ | _ | _ | dH | | C2<br>C0 | | DEC Ri | 4 | 1 | $(A) \leftarrow (A) + 1$ | - 1 | _ | ип | +++- | D8 to DF | | DECW EP | 3 | 1 | (Ri) ← (Ri) – 1<br> (EP) ← (EP) – 1 | _ | _ | _ | +++- | D8 10 DF | | DECW EP | 3 | | $ (EF) \leftarrow (EF) - 1$<br>$ (IX) \leftarrow (IX) - 1$ | | _ | _ | | D3<br>D2 | | DECW A | 3 | 1 | $(A) \leftarrow (A) - 1$<br>$(A) \leftarrow (A) - 1$ | | _ | dH | | D2<br>D0 | | MULU A | 19 | 1 | $(A) \leftarrow (A) - 1$<br>$(A) \leftarrow (AL) \times (TL)$ | | | dH | | 01 | | DIVU A | 21 | 1 | $(A) \leftarrow (AL) \wedge (TL)$<br>$(A) \leftarrow (T) / (AL), MOD \rightarrow (T)$ | dL | 00 | 00 | | 11 | | ANDW A | 3 | 1 | $(A) \leftarrow (1) \land (AL), \text{NIOD} \rightarrow (1)$ $(A) \leftarrow (A) \land (T)$ | <u> </u> | _ | dH | + + R - | 63 | | ORW A | 3 | 1 | $(A) \leftarrow (A) \times (T)$<br>$(A) \leftarrow (A) \vee (T)$ | _ | _ | dH | ++R- | 73 | | XORW A | 3 | 1 | $(A) \leftarrow (A) \forall (T)$ | _ | _ | dH | ++R- | 53 | | CMP A | 2 | 1 | (TL) – (AL) | _ | _ | _ | ++++ | 12 | | CMPW A | 3 | 1 | (T) - (A) | _ | _ | _ | ++++ | 13 | | RORC A | 2 | 1 | $\bigcap C \to A - I$ | _ | _ | _ | ++-+ | 03 | | | | | | | | | | | | ROLC A | 2 | 1 | | - | _ | _ | ++-+ | 02 | | CMP A,#d8 | 2 | 2 | (A) – d8 | _ | _ | _ | ++++ | 14 | | CMP A,dir | 3 | 2 | (A) – (dir) | _ | _ | _ | ++++ | 15 | | CMP A,@EP | 3 | 1 | (A) – ( (EP) ) | _ | _ | _ | ++++ | 17 | | CMP A,@IX +off | 4 | 2 | (A) - ((IX) + off) | _ | _ | _ | ++++ | 16 | | CMP A,Ri | 3 | 1 | (A) – (Ri) | _ | _ | _ | ++++ | 18 to 1F | | DAA | 2 | 1 | Decimal adjust for addition | _ | _ | _ | ++++ | 84 | | DAS | 2 | 1 | Decimal adjust for subtraction | _ | _ | _ | ++++ | 94 | | XOR A | 2 | 1 | $(A) \leftarrow (AL) \ \forall \ (TL)$ | _ | _ | _ | ++R- | 52 | | XOR A,#d8 | 2 | 2 | $(A) \leftarrow (AL) \forall d8$ | _ | _ | _ | ++R- | 54 | | XOR A,dir | 3 | 2 | $(A) \leftarrow (AL) \ \forall \ (dir)$ | _ | _ | _ | + + R – | 55 | | XOR A,@EP | 3 | 1 | $(A) \leftarrow (AL) \ \forall \ (\ (EP)\ )$ | _ | _ | _ | ++R- | 57 | | XOR A,@IX +off | 4 | 2 | $(A) \leftarrow (AL) \ \forall \ (\ (IX) + off)$ | _ | _ | _ | ++R- | 56 | | XOR A,Ri | 3 | 1 | $(A) \leftarrow (AL) \ \forall \ (Ri)$ | _ | _ | _ | ++R- | 58 to 5F | | AND A | 2 | 1 | $(A) \leftarrow (AL) \land (TL)$ | _ | _ | _ | ++R- | 62 | | AND A,#d8 | 2 | 2 | $(A) \leftarrow (AL) \land d8$ | _ | _ | _ | ++R- | 64 | | AND A,dir | 3 | 2 | $(A) \leftarrow (AL) \land (dir)$ | _ | _ | _ | + + R – | 65 | (Continued) ## (Continued) | Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code | |------------------|---|---|------------------------------------------|----|----|----|---------|----------| | AND A,@EP | 3 | 1 | $(A) \leftarrow (AL) \land ((EP))$ | _ | _ | - | + + R - | 67 | | AND A,@IX +off | 4 | 2 | $(A) \leftarrow (AL) \land ((IX) + off)$ | _ | _ | _ | + + R - | 66 | | AND A,Ri | 3 | 1 | $(A) \leftarrow (AL) \land (Ri)$ | _ | _ | _ | + + R - | 68 to 6F | | OR A | 2 | 1 | $(A) \leftarrow (AL) \lor (TL)$ | _ | _ | _ | + + R - | 72 | | OR A,#d8 | 2 | 2 | $(A) \leftarrow (AL) \lor d8$ | _ | _ | _ | + + R - | 74 | | OR A,dir | 3 | 2 | $(A) \leftarrow (AL) \lor (dir)$ | _ | _ | _ | + + R - | 75 | | OR A,@EP | 3 | 1 | $(A) \leftarrow (AL) \lor ((EP))$ | _ | _ | _ | + + R – | 77 | | OR A,@IX +off | 4 | 2 | $(A) \leftarrow (AL) \lor ((IX) + off)$ | _ | _ | _ | + + R - | 76 | | OR A,Ri | 3 | 1 | $(A) \leftarrow (AL) \lor (Ri)$ | _ | _ | _ | + + R - | 78 to 7F | | CMP dir,#d8 | 5 | 3 | (dir) – d8 | _ | _ | _ | ++++ | 95 | | CMP @EP,#d8 | 4 | 2 | ( (EP) ) – d8 | _ | _ | _ | ++++ | 97 | | CMP @IX +off,#d8 | 5 | 3 | ((IX) + off) - d8 | _ | _ | _ | ++++ | 96 | | CMP Ri,#d8 | 4 | 2 | (Ri) – d8 | _ | _ | _ | ++++ | 98 to 9F | | INCW SP | 3 | 1 | (SP) ← (SP) + 1 | _ | _ | _ | | C1 | | DECW SP | 3 | 1 | $(SP) \leftarrow (SP) - 1$ | - | 1 | ı | | D1 | ## **Table 4 Branch Instructions (17 instructions)** | Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code | |----------------|---|---|----------------------------------------------------|----|----|----|---------|----------| | BZ/BEQ rel | 3 | 2 | If $Z = 1$ then $PC \leftarrow PC + rel$ | - | _ | _ | | FD | | BNZ/BNE rel | 3 | 2 | If $Z = 0$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | FC | | BC/BLO rel | 3 | 2 | If C = 1 then PC ← PC + rel | _ | _ | _ | | F9 | | BNC/BHS rel | 3 | 2 | If $C = 0$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | F8 | | BN rel | 3 | 2 | If N = 1 then PC ← PC + rel | _ | _ | _ | | FB | | BP rel | 3 | 2 | If N = 0 then PC $\leftarrow$ PC + rel | _ | _ | _ | | FA | | BLT rel | 3 | 2 | If $V \forall N = 1$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | FF | | BGE rel | 3 | 2 | If $V \forall N = 0$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | FE | | BBC dir: b,rel | 5 | 3 | If (dir: b) = 0 then $PC \leftarrow PC + rel$ | _ | _ | _ | -+ | B0 to B7 | | BBS dir: b,rel | 5 | 3 | If (dir: b) = 1 then PC $\leftarrow$ PC + rel | _ | _ | _ | -+ | B8 to BF | | JMP @A | 2 | 1 | (PC) ← (A) | _ | _ | _ | | E0 | | JMP ext | 3 | 3 | (PC) ← ext | _ | _ | _ | | 21 | | CALLV #vct | 6 | 1 | Vector call | _ | _ | _ | | E8 to EF | | CALL ext | 6 | 3 | Subroutine call | _ | _ | _ | | 31 | | XCHW A,PC | 3 | 1 | $(PC) \leftarrow (A), (A) \leftarrow (PC) + 1$ | _ | _ | dΗ | | F4 | | RET | 4 | 1 | Return from subrountine | _ | _ | _ | | 20 | | RETI | 6 | 1 | Return form interrupt | _ | _ | _ | Restore | 30 | ## Table 5 Other Instructions (9 instructions) | Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code | |----------|---|---|-----------|----|----|----|------|---------| | PUSHW A | 4 | 1 | | _ | _ | _ | | 40 | | POPW A | 4 | 1 | | _ | _ | dΗ | | 50 | | PUSHW IX | 4 | 1 | | _ | _ | _ | | 41 | | POPW IX | 4 | 1 | | _ | _ | _ | | 51 | | NOP | 1 | 1 | | _ | _ | _ | | 00 | | CLRC | 1 | 1 | | _ | _ | _ | R | 81 | | SETC | 1 | 1 | | _ | _ | _ | S | 91 | | CLRI | 1 | 1 | | _ | _ | _ | | 80 | | SETI | 1 | 1 | | _ | _ | _ | | 90 | ## **■ INSTRUCTION MAP** | INSI | RUC | HON | MAP | | | | | | | | | | | | | | |------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | ш | MOVW<br>A,PC | MOVW<br>A,SP | MOVW<br>A,IX | MOVW<br>A,EP | XCHW<br>A,PC | XCHW<br>A,SP | XCHW<br>A,IX | XCHW<br>A,EP | BNC<br>rel | BC rel | BP<br>rel | BN<br>rel | BNZ<br>rel | BZ<br>rel | BGE<br>rel | BLT rel | | ш | JMP<br>@A | MOVW<br>SP,A | MOVW<br>IX,A | MOVW<br>EP,A | MOVW<br>A,#d16 | MOVW<br>SP,#d16 | MOVW<br>IX,#d16 | MOVW<br>EP,#d16 | CALLV<br>#0 | CALLV<br>#1 | CALLV<br>#2 | CALLV<br>#3 | CALLV<br>#4 | CALLV<br>#5 | CALLV<br>#6 | CALLV<br>#7 | | Q | DECW<br>A | DECW | DECW | DECW | MOVW<br>ext,A | MOVW<br>dir,A | MOVW<br>@IX+d,A | MOVW<br>@EP,A | DEC R0 | DEC R1 | DEC R2 | DEC R3 | DEC R4 | DEC R5 | DEC<br>R6 | DEC<br>R7 | | U | INCW A | INCW | INCW<br>IX | INCW | MOVW<br>A,ext | MOVW<br>A,dir | MOVW<br>A,@IX +d | MOVW<br>A,@EP | INC<br>R0 | INC<br>R1 | INC<br>R2 | INC<br>R3 | INC<br>R4 | INC<br>R5 | INC<br>R6 | INC<br>R7 | | В | BBC<br>dir: 0,rel | BBC<br>dir: 1,rel | BBC<br>dir: 2,rel | BBC<br>dir: 3,rel | BBC<br>dir: 4,rel | BBC<br>dir: 5,rel | BBC<br>dir: 6,rel | BBC<br>dir: 7,rel | BBS<br>dir: 0,rel | BBS<br>dir: 1,rel | BBS<br>dir: 2,rel | BBS<br>dir: 3,rel | BBS<br>dir: 4,rel | BBS<br>dir: 5,rel | BBS<br>dir: 6,rel | BBS<br>dir: 7,rel | | ∢ | CLRB<br>dir: 0 | CLRB<br>dir: 1 | CLRB<br>dir: 2 | CLRB<br>dir: 3 | CLRB<br>dir: 4 | CLRB<br>dir: 5 | CLRB<br>dir: 6 | CLRB<br>dir: 7 | SETB<br>dir: 0 | SETB<br>dir: 1 | SETB<br>dir: 2 | SETB<br>dir: 3 | SETB<br>dir: 4 | SETB<br>dir: 5 | SETB<br>dir: 6 | SETB<br>dir: 7 | | 6 | SETI | SETC | MOV<br>A,@A | MOVW<br>A,@A | DAS | CMP<br>dir,#d8 | CMP<br>@IX +d,#d8 | CMP<br>@EP,#d8 | CMP<br>R0,#d8 | CMP<br>R1,#d8 | CMP<br>R2,#d8 | CMP<br>R3,#d8 | CMP<br>R4,#d8 | CMP<br>R5,#d8 | CMP<br>R6,#d8 | CMP<br>R7,#d8 | | 80 | CLRI | CLRC | MOV<br>@A,T | MOVW<br>@A,T | DAA | MOV<br>dir,#d8 | MOV<br>@IX +d,#d8 | MOV<br>@EP,#d8 | MOV<br>R0,#d8 | MOV<br>R1,#d8 | MOV<br>R2,#d8 | MOV<br>R3,#d8 | MOV<br>R4,#d8 | MOV<br>R5,#d8 | MOV<br>R6,#d8 | MOV<br>R7,#d8 | | 7 | MOWW<br>A,PS | MOVW<br>PS,A | OR A | ORW A | OR<br>A,#d8 | OR<br>A,dir | OR<br>A,@IX +d | OR<br>A,@EP | OR<br>A,R0 | OR<br>A,R1 | OR<br>A,R2 | OR<br>A,R3 | OR<br>A,R4 | OR<br>A,R5 | OR<br>A,R6 | OR<br>A,R7 | | 9 | MOV<br>A,ext | MOV<br>ext,A | AND | ANDW A | AND<br>A,#d8 | AND<br>A,dir | AND<br>A,@IX +d | AND<br>A,@EP | AND<br>A,R0 | AND<br>A,R1 | AND<br>A,R2 | AND<br>A,R3 | AND<br>A,R4 | AND<br>A,R5 | AND<br>A,R6 | AND<br>A,R7 | | ĸ | POPW<br>A | XI<br>MdOd | XOR | XORW<br>A | XOR<br>A,#d8 | XOR<br>A,dir | XOR<br>A,@IX +d | XOR<br>A,@EP | XOR<br>A,R0 | XOR<br>A,R1 | XOR<br>A,R2 | XOR<br>A,R3 | XOR<br>A,R4 | XOR<br>A,R5 | XOR<br>A,R6 | XOR<br>A,R7 | | 4 | PUSHW<br>A | WHSU4<br>XI | XCH<br>A, T | XCHW<br>A, T | | MOV<br>dir,A | MOV<br>@IX +d,A | MOV<br>@EP,A | MOV<br>R0,A | MOV<br>R1,A | MOV<br>R2,A | MOV<br>R3,A | MOV<br>R4,A | MOV<br>R5,A | MOV<br>R6,A | MOV<br>R7,A | | က | RETI | CALL<br>addr16 | SUBC<br>A | SUBCW | SUBC<br>A,#d8 | SUBC<br>A,dir | SUBC<br>A,@IX +d | SUBC<br>A,@EP | SUBC<br>A,R0 | SUBC<br>A,R1 | SUBC<br>A,R2 | SUBC<br>A,R3 | SUBC<br>A,R4 | SUBC<br>A,R5 | SUBC<br>A,R6 | SUBC<br>A,R7 | | 7 | RET | JMP<br>addr16 | ADDC<br>A | ADDCW<br>A | ADDC<br>A,#d8 | ADDC<br>A,dir | ADDC<br>A,@IX +d | ADDC<br>A,@EP | ADDC<br>A,R0 | ADDC<br>A,R1 | ADDC<br>A,R2 | ADDC<br>A,R3 | ADDC<br>A,R4 | ADDC<br>A,R5 | ADDC<br>A,R6 | ADDC<br>A,R7 | | - | SWAP | DVIO | CMP | CMPW | CMP<br>A,#d8 | CMP<br>A,dir | CMP<br>A,@IX +d | CMP<br>A,@EP | CMP<br>A,R0 | CMP<br>A,R1 | CMP<br>A,R2 | CMP<br>A,R3 | CMP<br>A,R4 | CMP<br>A,R5 | CMP<br>A,R6 | CMP<br>A,R7 | | 0 | NON<br>PON | MULU<br>A | ROLC<br>A | RORC A | MOV<br>A,#d8 | MOV<br>A,dir | MOV<br>A,@IX+d | MOV<br>A,@EP | MOV<br>A,R0 | MOV<br>A,R1 | MOV<br>A,R2 | MOV<br>A,R3 | MOV<br>A,R4 | MOV<br>A,R5 | MOV<br>A,R6 | MOV<br>A,R7 | | L | 0 | 1 | 8 | က | 4 | 5 | 9 | 7 | 80 | 6 | ∢ | a | ပ | ۵ | ш | ш | ## **■ MASK OPTIONS** | No. | Part number | MB89131 | MB89133A<br>MB89135A | MB89P131<br>MB89P133A | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--| | NO. | Specifying procedure | Specify when<br>ordering masking | Specify when<br>ordering masking | Specify when<br>ordering masking | | | 1 | Pull-up resistors •P00 to P07, P10 to P17, •P30 to P37, P40 to P43 | Selectable by pin<br>(P40 to P43 must be<br>fixed to no pull-up<br>resistor option when<br>an A/D converter is<br>used.) | Selectable by pin<br>(P40 to P43 must be<br>fixed to no pull-up<br>resistor option when<br>an A/D converter is<br>used.) | Selectable by pin<br>(P40 to P43 must be<br>fixed to no pull-up<br>resistor option when<br>an A/D converter is<br>used.) | | | 2 | Power-on reset Power-on reset provided No power-on reset | Selectable | Selectable | Selectable | | | 3 | Selection of oscillation stabilization time •The oscillation stabilization time initial value is selectable from 4 types given below. 0: Oscillation stabilization 2²/FcH 1: Oscillation stabilization 2¹²/FcH 2: Oscillation stabilization 2¹²/FcH 3: Oscillation stabilization 2¹²/FcH | Selectable | Selectable | Selectable | | | 4 | Reset pin output •Reset output enabled •Reset output disabled | Selectable | Selectable | Selectable | | | 5 | Clock mode selection Single-clock mode Dual-clock mode | Selectable | Selectable | Selectable | | | 6 | Selection of oscillation circuit type •Crystal or ceramic oscillation type •External clock input type | Selectable | Selectable | Not required*1 | | | 7 | Peripheral control clock output function*2 •Not used •Used | Selectable | Not required*3 | Not required <sup>*3</sup> | | <sup>\*1 :</sup> Both external clock and oscillation resonator can be used on the OTPROM product. <sup>\*2 : &</sup>quot;Used" must be selected when P33 (39 pin) is used as SCO for the peripheral control clock output. <sup>\*3 :</sup> The peripheral control clock output function can be used only by software. | No. | Part number | MB89P135A | MB89PV130A | | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------|--|--| | NO. | Specifying procedure | Set with EPROM programmer | Setting not possible | | | | 1 | Pull-up resistors •P00 to P07, P10 to P17, •P30 to P37, P40 to P43 | Selectable by pin<br>(P40 to P43 must be fixed to no<br>pull-up resistor option.) | All pins fixed to no pull-up resistor option | | | | 2 | Power-on reset Power-on reset provided No power-on reset | Selectable | Power-on reset provided | | | | 3 | Selection of oscillation stabilization wait time •The oscillation stabilization time initial value is selectable from 4 types given below. 0: Oscillation stabilization 2²/FcH 1: Oscillation stabilization 2¹²/FcH 2: Oscillation stabilization 2¹²/FcH 3: Oscillation stabilization 2¹²/FcH | Selectable | Oscillation stabilization 2 <sup>18</sup> /FcH | | | | 4 | Reset pin output •Reset output enabled •Reset output disabled | Selectable | Reset output enabled | | | | 5 | Selection of clock mode selection •Single-clock mode •Dual-clock mode | Selectable | Dual-clock mode | | | | 6 | Selection of oscillation circuit type •Crystal or ceramic oscillation type •External clock input type | Not required*1 | Not required*1 | | | | 7 | Peripheral control clock output function*2 •Not used •Used | Not required <sup>*3</sup> | Not required*3 | | | <sup>\*1 :</sup> Both external clock and oscillation resonator can be used. <sup>\*2 : &</sup>quot;Used" must be selected when P33 (39 pin) is used as SCO for the peripheral control clock output. <sup>\*3 :</sup> The peripheral control clock output function can be used only by software. ## ■ MB89P131/P133A STANDARD OPTIONS | No. | Product option | MB89P131-101 | MB89P133A-201 | | | |-----|---------------------------------------------|----------------------------------------------------|----------------------------------------------------|--|--| | 1 | Pull-up resistor | Not provided for any port | Not provided for any port | | | | 2 | Power-on reset | Provided | Provided | | | | 3 | Selection of oscillation stabilization time | 2 : Oscillation stabilization 2 <sup>16</sup> /Fсн | 2 : Oscillation stabilization 2 <sup>16</sup> /FcH | | | | 4 | Reset pin output | Enabled | Disabled | | | | 5 | Selection of clock mode | Dual-clock mode | Dual-clock mode | | | ## **■** ORDERING INFORMATION | Part number | Package | Remarks | |-------------------------------------------------------------------------------------------------|----------------------------------------|---------| | MB89131PFM<br>MB89133APFM<br>MB89135APFM<br>MB89P131PFM-101<br>MB89P133APFM-201<br>MB89P135APFM | 48-pin Plastic QFP<br>(FPT-48P-M13) | | | MB89133AP<br>MB89P133AP-201 | 48-pin Plastic SH-DIP<br>(DIP-48P-M01) | | | MB89PV130ACF-ES | 48-pin Ceramic MQFP<br>(MQP-48C-P01) | | ### **■ PACKAGE DIMENSION** (Continued) # **FUJITSU LIMITED** For further information please contact: #### **Japan** FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices Shinjuku Dai-Ichi Seimei Bldg. 7-1, Nishishinjuku 2-chome, Shinjuku-ku, Tokyo 163-0721, Japan Tel: +81-3-5322-3347 Fax: +81-3-5322-3386 http://www.fujitsu.co.jp/ #### North and South America FUJITSU MICROELECTRONICS, INC. 3545 North First Street, San Jose, CA 95134-1804, U.S.A. Tel: +1-408-922-9000 Fax: +1-408-922-9179 Customer Response Center Mon. - Fri.: 7 am - 5 pm (PST) Tel: +1-800-866-8608 Fax: +1-408-922-9179 http://www.fujitsumicro.com/ #### **Europe** FUJITSU MICROELECTRONICS EUROPE GmbH Am Siebenstein 6-10, D-63303 Dreieich-Buchschlag, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://www.fujitsu-fme.com/ #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE. LTD. #05-08, 151 Lorong Chuan, New Tech Park, Singapore 556741 Tel: +65-281-0770 Fax: +65-281-0220 http://www.fmap.com.sg/ #### Korea FUJITSU MICROELECTRONICS KOREA LTD. 1702 KOSMO TOWER, 1002 Daechi-Dong, Kangnam-Gu, Seoul 135-280 Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 ### F0008 © FUJITSU LIMITED Printed in Japan All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. The contents of this document may not be reproduced or copied without the permission of FUJITSU LIMITED. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipments, industrial, communications, and measurement equipments, personal or household devices, etc.). #### CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.