# ACT-F512K32 High Speed 16 Megabit FLASH Multichip Module #### **Features** - 4 Low Power 512K x 8 FLASH Die in One MCM Package - **TTL Compatible Inputs and CMOS Outputs** - Access Times of 60, 70, 90, 120 and 150ns - +5V Programing, 5V ±10% Supply - 100,000 Erase/Program Cycles - **Low Standby Current** - Page Program Operation and Internal Program Control Time - Sector Architecture (Each Die) - 8 Equal size sectors of 64K bytes each - Any Combination of Sectors can be erased with one command sequence - Supports full chip erase - **■** Embedded Erase and Program Algorithms - MIL-PRF-38534 Compliant MCMs Available - Industry Standard Pinouts - Packaging Hermetic Ceramic - 68 Lead, .88" x .88" x .160" Single-Cavity Small Outline gull wing, Aeroflex code# "F5" (Drops into the 68 Lead JEDEC .99"SQ CQFJ footprint) - 66 Pin, 1.08" x 1.08" x .160" PGA Type, No Shoulder, Aeroflex code# "P3" - 66 Pin, 1.08" x 1.08" x .185" PGA Type, With Shoulder, Aeroflex code# "P7" - Internal Decoupling Capacitors for Low Noise Operation - Commercial, Industrial and Military Temperature Ranges - DESC SMD# 5962–94612 Released (P3,P7,F5) #### Block Diagram – PGA Type Package(P3,P7) & CQFP(F5) **Pin Description** | I/O0-31 | Data I/O | |---------------|----------------| | <b>A</b> 0–18 | Address Inputs | | <b>WE</b> 1-4 | Write Enables | | <u>CE</u> 1-4 | Chip Enables | | ŌĒ | Output Enable | | VCC | Power Supply | | GND | Ground | | NC | Not Connected | ## **General Description** The ACT-F512K32 is a high speed, 16 megabit CMOS flash multichip module (MCM) designed for full temperature range military, space, or high reliability applications. The MCM can be organized as a 512K x 32bits, 1M x 16bits or 2M x 8bits device and is input TTL and output **CMOS** compatible. The command register is written by bringing WE to a logic low level (VIL), while $\overline{CE}$ is low and $\overline{OE}$ is at logic high level (VIH). Reading is accomplished by chip Enable (CE) and Output Enable $(\overline{OE})$ logically active, see being Figure 9. Access time grades of 60ns, 70ns, 90ns, 120ns and 150ns maximum are standard. The ACT-F512K32 is packaged in a hermetically ## General Description, Cont'd, sealed co-fired ceramic 66 pin, 1.08"SQ PGA or a 68 lead, .88"SQ Ceramic Gull Wing CQFP package for operation over the temperature range of -55°C to +125°C and military environment. Each flash memory die is organized as 512KX8 bits and is designed to be programmed in-system with the standard system 5.0V Vcc supply. A 12.0V VPP is not required for write or erase operations. The MCM can also be reprogrammed with standard EPROM programmers (with the proper socket). The standard ACT-F512K32 offers access times between 60ns and 150ns, allowing operation of high-speed microprocessors states. To eliminate without wait contention, the device has separate chip enable (CE) and write enable (WE). ACT-F512K32 is command set compatible with standard Mbit EEPROMs. JEDEC 4 Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the device is similar to reading from 12.0V Flash or EPROM devices. The ACT-F512K32 is programmed by executing the program command sequence. This will invoke the Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. Typically, each sector can be programmed and verified in less than one second. Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase Algorithm which is an internal algorithm that automatically preprograms the array, (if it is not already programmed) before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin. Each die in the module or any individual sector of the die is typically erased and verified in 1.5 seconds (if already completely preprogrammed). Each die also features a sector erase architecture. The sector mode allows for 64K byte blocks of memory to be erased and reprogrammed without affecting other blocks. The ACT-F512K32 is erased when shipped from the factory. The device features single 5.0V power supply operation for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. A low VCC detector automatically inhibits write operations on the loss of power. The end of program or erase is detected by Data Polling of D7 or by the Toggle Bit feature on D6. Once the end of a program or erase cycle has been completed, the device internally resets to the read mode. All bits of each die, or all bits within a sector of a die, are erased via Fowler-Nordhiem tunneling. Bytes are programmed one byte at a time by hot electron injection. DESC Standard Military Drawing (SMD) numbers are released. #### **Absolute Maximum Ratings** | Parameter | Symbol | Range | Units | |-------------------------------------------------|--------|-----------------|-------| | Case Operating Temperature | Tc | -55 to +125 | °C | | Storage Temperature Range | Tstg | -65 to +150 | ŷ | | Supply Voltage Range | Vcc | -2.0 to +7.0 | V | | Signal Voltage Range (Any Pin Except A9) Note 1 | VG | -2.0 to +7.0 | V | | Maximum Lead Temperature (10 seconds) | - | 300 | °C | | Data Retention | - | 10 | Years | | Endurance (Write/Erase cycles) | - | 100,000 Minimum | | | A9 Voltage for sector protect, Note 2 | VID | -2.0 to +14.0 | V | Note 1. Minimum DC voltage on input or I/O pins is -0.5V. During voltage transitions, inputs may undershoot Vss to -2.0v for periods of up to 20ns. Maximum DC voltage on input and I/O pins is Vcc + 0.5V. During voltage transitions, inputs and I/O pins may overshoot to Vcc + 2.0V for periods up to 20 ns. #### **Normal Operating Conditions** | Symbol | Parameter | Minimum | Maximum | Units | |--------|----------------------------------|---------|-----------------------|-------| | Vcc | Power Supply Voltage | +4.5 | +5.5 | V | | VIH | Input High Voltage | +2.0 | V <sub>CC</sub> + 0.5 | V | | VIL | Input Low Voltage | -0.5 | +0.8 | V | | TA | Operating Temperature (Military) | -55 | +125 | °C | | VID | A9 Voltage for sector protect | 11.5 | 12.5 | V | #### Capacitance (VIN= 0V, f = 1MHz, Tc = 25°C) | Symbol | Parameter | Maximum | Units | |--------|--------------------------|---------|-------| | CAD | Ao – A16 Capacitance | 50 | pF | | COE | OE Capacitance | 50 | pF | | CWE | Write Enable Capacitance | | | | | CQFP(F5) Package | 20 | pF | | | PGA(P3,P7) Package | 20 | pF | | CCE | Chip Enable Capacitance | 20 | pF | | Cı/o | I/O0 – I/O31 Capacitance | 20 | pF | Parameters Guaranteed but not tested #### DC Characteristics - CMOS Compatible (Vcc = 5.0V, Vss = 0V, Tc = -55°C to +125°C, unless otherwise indicated) | Parameter | Cum | Conditions | Speeds 60 | 0, 70, 90, 120 | & 150ns | |----------------------------------------------------------|--------|------------------------------------------------------|------------|----------------|---------| | rarameter | Sym | Conditions | Minimum | Maximum | Units | | Input Leakage Current | Iц | Vcc = 5.5V, Vin = GND to Vcc | | 10 | μΑ | | Output Leakage Current | ILOX32 | Vcc = 5.5V, ViN = GND to Vcc | | 10 | μΑ | | Active Operating Supply Current for Read (1) | lcc1 | $\overline{CE} = VIL, \overline{OE} = VIH, f = 5MHz$ | | 190 | mA | | Active Operating Supply Current for Program or Erase (2) | Icc2 | $\overline{CE} = ViL, \ \overline{OE} = ViH$ | | 240 | mA | | Standby Supply Current | Icc4 | $VCC = 5.5V$ , $\overline{CE} = VIH$ , $f = 5MHz$ | | 6.5 | mA | | Static Supply Current (4) | Icc3 | VCC = 5.5V, $\overline{\text{CE}}$ = VIH | | 0.6 | mA | | Output Low Voltage | Vol | IOL = +8.0 mA, VCC = 4.5V | | 0.45 | V | | Output High Voltage | Vон | IOH = -2.5 mA, VCC = 4.5V | 0.85 x Vcc | | V | | Low Power Supply Lock-Out Voltage (4) | VLKO | | 3.2 | 4.2 | V | Note 1. The lcc current listed includes both the DC operating current and the frequency dependent component (At 5 MHz). The frequency component typically is less than 2 mA/MHz, with OE at VIN. Note 2. Icc active while Embedded Algorithm (Program or Erase) is in progress. Note 3. DC Test conditions: VIL = 0.3V, VIH = VCC - 0.3V, unless otherwise indicated Note 2. Minimum DC input voltage on A9 is -0.5V. During voltage transitions, A9 may undershoot Vss to -2.0V for periods of up to 20ns. Maximum DC input voltage on A9 is +12.5V which may overshoot to 14.0V for periods up to 20ns. Note 4. Parameter Guaranteed but not tested. ## AC Characteristics – Read Only Operations (Vcc = 5.0V, Vss = 0V, Tc = $-55^{\circ}C$ to $+125^{\circ}C$ ) | Parameter | | Symbol | | | -70 | | -90 | | -120 | | -1 | 50 | Units | |-------------------------------------------------------------------------------------------------------|---------|---------|----|---------|-----|---------|-----|---------|------|---------|-----|--------|-------| | raiailletei | JEDEC S | Min Max | | Min Max | | Min Max | | Min Max | | Min Max | | Ullits | | | Read Cycle Time | tavav | trc | 60 | | 70 | | 90 | | 120 | | 150 | | ns | | Address Access Time | tavqv | tacc | | 60 | | 70 | | 90 | | 120 | | 150 | ns | | Chip Enable Access Time | tELQV | tce | | 60 | | 70 | | 90 | | 120 | | 150 | ns | | Output Enable to Output Valid | tgLQV | toe | | 30 | | 35 | | 35 | | 50 | | 55 | ns | | Chip Enable to Output High Z (1) | tehqz | tdf | | 20 | | 20 | | 20 | | 30 | | 35 | ns | | Output Enable High to Output High Z (1) | tgнqz | tdf | | 20 | | 20 | | 20 | | 30 | | 35 | ns | | Output Hold from Address, $\overline{\text{CE}}$ or $\overline{\text{OE}}$ Change, Whichever is First | taxqx | tон | 0 | | 0 | | 0 | | 0 | | 0 | | ns | Note 1. Guaranteed by design, but not tested. ## AC Characteristics – Write/Erase/Program Operations, $\overline{\text{WE}}$ Controlled (Vcc = 5.0V, Vss = 0V, Tc = -55°C to +125°C) | Parameter | Syn | nbol | -60 | | <b>–70</b> | | -90 | | -120 | | -150 | | Units | |-------------------------------------|--------------|---------|-----|-----|------------|-----|-----|-----|------|-----|------|-----|-------| | rarameter | <b>JEDEC</b> | Stand'd | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | | Write Cycle Time | tavac | twc | 60 | | 70 | | 90 | | 120 | | 150 | | ns | | Chip Enable Setup Time | telwl | tce | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | Write Enable Pulse Width | twьwн | twp | 40 | | 45 | | 45 | | 50 | | 50 | | ns | | Address Setup Time | tavwl | tas | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | Data Setup Time | tоvwн | tos | 40 | | 45 | | 45 | | 50 | | 50 | | ns | | Data Hold Time | twndx | tрн | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | Address Hold Time | twlax | tан | 45 | | 45 | | 45 | | 50 | | 50 | | ns | | Write Enable Pulse Width High | twnwL | twph | 20 | | 20 | | 20 | | 20 | | 20 | | ns | | Duration of Byte Programming | twnwu1 | | 14 | TYP | 14 | TYP | 14 | TYP | 14 | TYP | 14 | TYP | μs | | Sector Erase Time | twnwh2 | | | 30 | | 30 | | 30 | | 30 | | 30 | Sec | | Chip Erase Time | twnwu3 | | | 120 | | 120 | | 120 | | 120 | | 120 | Sec | | Read Recovery Time before Write (2) | tghwl | | 0 | | 0 | | 0 | | 0 | | 0 | | μs | | Vcc Setup Time (2) | | tvce | 50 | | 50 | | 50 | | 50 | | 50 | | μs | | Chip Programming Time | | | | 50 | | 50 | | 50 | | 50 | | 50 | Sec | | Output Enable Setup Time (2) | | toes | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | Output Enable Hold Time (1) (2) | | tоен | 10 | | 10 | | 10 | | 10 | | 10 | | ns | Notes: 1. For Toggle and Data Polling. 2. Guaranteed by design, but not tested. ## AC Characteristics – Write/Erase/Program Operations, $\overline{\text{CE}}$ Controlled (Vcc = 5.0V, Vss = 0V, Tc = -55°C to +125°C) | Parameter | Sym | ibol | _ | 60 | _ | 70 | _ | 90 | | 120 | -1 | 50 | Units | |----------------------------------------|--------|---------|-----|-----|-----|---------|----|---------|-----|-----|---------|-----|--------| | raiametei | JEDEC | Stand'd | Min | Max | Min | Min Max | | Min Max | | Max | Min Max | | Office | | Write Cycle Time | tavac | twc | 60 | | 70 | | 90 | | 120 | | 150 | | ns | | Write Enable Setup Time | twLEL | tws | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | Chip Enable Pulse Width | teleh | tcp | 40 | | 45 | | 45 | | 50 | | 50 | | ns | | Address Setup Time | tavel | tas | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | Data Setup Time | toveh | tos | 40 | | 45 | | 45 | | 50 | | 50 | | ns | | Data Hold Time | tehdx | tрн | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | Address Hold Time | †ELAX | tah | 45 | | 45 | | 45 | | 50 | | 50 | | ns | | Chip Enable Pulse Width High | tehel | tсрн | 20 | | 20 | | 20 | | 20 | | 20 | | ns | | Duration of Byte Programming Operation | twnwh1 | | 14 | TYP | 14 | TYP | 14 | TYP | 14 | TYP | 14 | TYP | μs | | Sector Erase Time | twnwh2 | | | 30 | | 30 | | 30 | | 30 | | 30 | Sec | | Chip Erase Time | twnw43 | | | 120 | | 120 | | 120 | | 120 | | 120 | Sec | | Read Recovery Time Before Write (1) | tghel | | 0 | | 0 | | 0 | | 0 | | 0 | | μs | | Chip Programming Time | | | | 50 | | 50 | | 50 | | 50 | | 50 | Sec | <sup>1.</sup> Guaranteed by design, but not tested. ## **Device Operation** The ACT-F512K32 MCM is composed of four, four megabit Flash chips. The following description is for the individual flash device, is applicable to each of the four memory chips inside the MCM. Chip 1 is distinguished by CE1 and I/O1-7, Chip 2 by CE2 and I/O8-15, Chip 3 by CE3 and I/O16-23, and Chip 4 by CE4 and I/O24-31. Programming of the ACT-F512K32 is accomplished by executing the program command sequence. program algorithm, which is an internal algorithm, automatically times the program pulse widths and verifies proper cell status. Sectors can be programed and verified in less than one second. Erase is accomplished by executing the erase command sequence. The erase algorithm, which is internal, automatically preprograms the array if it is not already programed before executing During erase, the device the erase operation. automatically times the erase pulse widths and verifies proper cell status. The entire memory is typically erased and verified in 1.5 seconds (if pre-programmed). The sector mode allows for 64K byte blocks of memory to be erased and reprogrammed without affecting other blocks. ## **Bus Operation** #### **READ** The ACT-F512K32 has two control functions, both of which must be logically active, to obtain data at the outputs. Chip Enable $(\overline{CE})$ is the power control and should be used for device selection. Output-Enable $(\overline{OE})$ is the output control and should be used to gate data to the output pins of the chip selected. Figure 7 illustrates AC read timing waveforms. #### **OUTPUT DISABLE** With Output-Enable at a logic high level (VIH), output from the device is disabled. Output pins are placed in a high impedance state. #### STANDBY MODE The ACT-F512K32 standby mode consumes less than 6.5 mA. In the standby mode the outputs are in a high impedance state, independent of the $\overline{OE}$ input. Table 1 – Bus Operations | Operation | CE | ŌE | WE | <b>A</b> 0 | <b>A</b> 1 | A6 | <b>A</b> 9 | I/O | |--------------------------|----|-----|----|------------|------------|------------|------------|--------| | READ | L | L | Н | A0 | <b>A</b> 1 | <b>A</b> 6 | <b>A</b> 9 | DOUT | | STANDBY | Н | Х | Х | Х | Х | Х | Χ | HIGH Z | | OUTPUT DISABLE | L | Н | Н | Х | Χ | Х | Х | HIGH Z | | WRITE | L | Н | L | A0 | A1 | A6 | <b>A</b> 9 | Din | | ENABLE SECTOR<br>PROTECT | L | VID | L | Х | Х | Х | VID | Х | | VERIFY SECTOR<br>PROTECT | L | L | Н | L | Н | L | VID | Code | If the device is deselected during erasure or programming, the device will draw active current until the operation is completed. #### WRITE Device erasure and programming are accomplished via the command register. The contents of the register serve as input to the internal state machine. The state machine outputs dictate the function of the device. The command register itself does not occupy an addressable memory location. The register is a latch used to store the command, along with address and data information needed to execute the command. The command register is written by bringing $\overline{WE}$ to a logic low level (VIL), while $\overline{CE}$ is low and $\overline{OE}$ is at VIH. Addresses are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever happens later. Data is latched on the rising edge of the $\overline{WE}$ or $\overline{CE}$ whichever occurs first. Standard microprocessor write timings are used. Refer to AC Program Characteristics and Waveforms, Figures 3, 8 and 13. ### Command Definitions Device operations are selected by writing specific address and data sequences into the command register. Table 3 defines these register command sequences. #### READ/RESET COMMAND The read or reset operation is initiated by writing the read/reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The device remains enabled for reads until the command register contents are altered. The device will automatically power-up in the read/reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. The device will automatically power-up in the read/reset state. In this case, a command sequence is not required to read data. Standard Microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of the memory content occurs during the power transition. Refer to the AC Read Characteristics and Figure 7 for the specific timing parameters. Table 2 - Sector Addresses Table | | A18 | A17 | A16 | Address Range | |-----|-----|-----|-----|-----------------| | SA0 | 0 | 0 | 0 | 00000h – 0FFFFh | | SA1 | 0 | 0 | 1 | 10000h – 1FFFFh | | SA2 | 0 | 1 | 0 | 20000h – 2FFFFh | | SA3 | 0 | 1 | 1 | 30000h – 3FFFFh | | SA4 | 1 | 0 | 0 | 40000h – 4FFFFh | | SA5 | 1 | 0 | 1 | 50000h – 5FFFFh | | SA6 | 1 | 1 | 0 | 60000h – 6FFFFh | | SA7 | 1 | 1 | 1 | 70000h – 7FFFFh | Table 3 — Commands Definitions | Command<br>Sequence | Bus<br>Write<br>Cycles | Cv | irst Bus Write Cycle Second Bus Write Cycle | | | | us Write<br>cle | Fourt<br>Read/Wr | h Bus<br>ite Cycle | Fifth Bu<br>Cyc | | Sixth Bu<br>Cyc | | |---------------------|------------------------|----------|---------------------------------------------|-----------|-----------|-----------|-----------------|------------------|--------------------|-----------------|------|-----------------|------| | Required | | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | Read/Reset | 1 | XXXH | F0H | | | | | | | | | | | | Read/Reset | 4 | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | RA | RD | | | | | | Autoselect | 4 | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | | | | | | | | Byte Program | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | A0H | PA | PD | | | | | | Chip Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Sector Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA | 30H | | Sector Erase Su | uspend | Erase ca | an be sus | spended d | uring sec | tor erase | with Add | iress (Dor | i't care), D | ata (B0H) | ) | - | | | Sector Erase Re | esume | Erase ca | an be res | umed afte | r suspend | with Ad | dress (Do | on't care), | Data (30H | l) | | | | #### NOTES: - 1. Address bit A15, A16, A17 and A18 = X = Don't Care. Write Sequences may be initiated with A15 in either state. - 2. Address bit A15, A16, A17 and A18 = X = Don't Care for all address commands except for Program Address (PA) and Sector Address (SA). - 3. RA = Address of the memory location to be read - PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of the WE pulse. - SA = Address of the sector to be erased. The combination of A18, A17, A16 will uniquely select any sector. - 4. RD = Data read from location RA during read Operation. - PD = Data to be programmed at location PA. Data is latched on the rising edge of WE. #### **BYTE PROGRAMING** The device is programmed on a byte-byte basis. Programming is a four bus cycle operation. There are two "unlock" write cycles. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever occurs later, while the data is latched on the rising edge of CE or WE whichever occurs first. The rising edge of CE or WE (whichever occurs first) begins programming. Upon executing the Embedded Program Algorithm command sequence the system is not required to provide further controls or timings. device will automatically provide adequate internally generated program pulses and verify the programmed cell margin. The automatic programming operation is completed when the data on D7 is equivalent to data written to this bit at which time the device returns to the read mode and addresses are no longer latched. Therefore, the device requires that a valid address to the device be supplied by the System at this time. Data Polling must be performed at the memory location which is being programmed. Programming is allowed in any sequence and across sector boundaries. Beware that a data "0" cannot be programmed back to a "1". Attempting to do so may cause the device to exceed programming time limits (D5 = 1) or result in an apparent success, according to the data polling algorithm, but a read from reset/read mode will show that the data is still "0". Only erase operations can convert "0"s to "1"s. Figure 3, 8 and 13 illustrates the programming algorithm using typical command strings and bus operations. #### **CHIP ERASE** Chip erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the chip erase command. Chip erase does *not require* the user to program the Embedded Erase Algorithm (Figure 4) sequence the device automatically will program and verify the entire memory for an all zero data pattern prior to electrical erase. The chip erase is performed sequentially one sector at a time. *Note: Post Erase data state is all "1"s*. The system is not required to provide any controls or timings during these operations. The <u>automatic</u> erase begins on the rising edge of the last WE pulse in the command sequence and terminates when the data in D7 is "1" (see Write Operation Status section - Table 4) at which time the device returns to read the mode. See Figures 4 and 9. #### SECTOR ERASE Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "setup" command. Two more "unlock" write cycles are then followed by the sector erase command. The sector address (any address location within the desired sector) is latched on the falling edge of WE, while the command (data) is latched on the rising edge of WE. A time-out of 80µs from the rising edge of the last sector erase command will initiate the sector erase command(s). *Please note:* Do not attempt to write an invalid command sequence during the sector erase operation. otherwise, it will terminate the sector erase operation and the device will reset back into the read mode. Multiple sectors may be erased concurrently by writing the six bus cycle operations as described above. This sequence is followed with writes of the sector erase command (30H) to addresses in other sectors desired to be concurrently erased. The time between writes must be less than $80\mu s$ , otherwise that command will not be accepted. A time-out of $80\mu s$ from the rising edge of the $\overline{WE}$ pulse for the last sector erase command will initiate the sector erase. If another sector erase command is written within the $80\mu s$ time-out window the timer is reset. Any command other than sector erase within the time-out window will reset the device to the read mode, ignoring the previous command string. Loading the sector erase buffer may be done in any sequence and with any number of sectors (1 to 8). Sector erase does *not* require the user to program the device prior to erase. The device automatically programs all memory locations in the sector(s) to be erased prior to electrical erase. When erasing a sector or sectors the remaining unselected sectors are not affected. The system is *not* required to provide any controls or timings during these operations. Post Erase data state is all "1"s. The automatic sector erase begins after the 80µs time out from the rising edge of the WE pulse for the last sector erase command pulse and terminates when the data on D7 is "1" at which time the device returns to read mode. During the execution of the Sector Erase command, only the Erase Suspend and Erase Resume commands are allowed. All other commands will reset the device to read mode. Data Polling must be performed at an address within any of the sectors being erased. ## **Data Protection** The ACT-F512K32 is designed to offer protection against accidental erasure or programming caused by spurious system level singles that may exist during power transitions. During power up the device automatically resets the internal state machine in the read mode. Also, with its control register architecture, alteration of the memory content only occurs after successful completion of specific multi-bus cycle command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting from Vcc power-up and power-down transitions or system noise. #### LOW Vcc WRITE INHIBIT To avoid initiation of a write cycle during Vcc power-up and power-down, a write cycle is locked out for Vcc less than 3.2V (typically 3.7V). If Vcc < VLKO, the command register is disabled and all internal program/erase circuits are disabled. Under this condition the device will reset to read mode. Subsequent writes will be ignored until the Vcc level is greater than VLKO. It is the users responsibility to ensure that the control pins are logically correct to prevent unintentional writes when Vcc is above 3.2V. #### WRITE PULSE GLITCH PROTECTION Noise pulses of less than 5ns (typical) on $\overline{OE}$ , $\overline{CE}$ or $\overline{WE}$ will not initiate a write cycle. #### LOGICAL INHIBIT Writing is inhibited by holding anyone of OE = VIL, CE = VIH or $\overline{WE} = VIH$ . To initiate a write cycle $\overline{CE}$ and $\overline{WE}$ must be logical zero while $\overline{OE}$ is a logical one. #### **POWER-UP WRITE INHIBIT** Power-up of the device with $\overline{WE} = \overline{CE} = V_{\parallel}$ and $\overline{OE} = V_{\parallel}$ will not accept commands on the rising edge of $\overline{WE}$ . The internal state machine is automatically reset to the read mode on power-up. ## Write Operation Status D<sub>7</sub> #### **DATA POLLING** The ACT-F512K32 features Data Polling as a method to indicate to the host that the internal algorithms are in progress or completed. During the program algorithm, an attempt to read the device will produce compliment data of the data last written to D7. During the erase algorithm, an attempt to read the device will produce a "0" at the D7 Output. Upon completion of the erase algorithm an attempt to read the device will produce a "1" at the D7 Output. For chip Erase, the Data Polling is valid after the rising edge of the sixth $\overline{WE}$ pulse in the six write pulse sequence. For sector erase, the Data Polling is valid after the last rising edge of the sector erase WE pulse. Data polling must be performed at a sector address within any of the sectors being erased and not a protected sector. Otherwise, the status may not be valid. Once the algorithm operation is close to being completed, data pins (D7) change asynchronously while the output enable $(\overline{OE})$ is asserted low. This means that the device is driving status information on D7 at one instance of time and then that byte's valid data at the next instant of time. Depending on when the system samples the D7 Output, it may read the status or valid data. Even if the device has completed internal algorithm operation and D7 has a valid data, the data outputs on D0 - D6 may be still invalid. The valid data on D0 - D7 will be read on the successive read attempts. The Data Polling feature is only active during the programming algorithm, erase algorithm, or sector erase time-out. See Figures 6 and 10 #### D6 TOGGLE BIT The ACT-F512K32 also features the "Toggle Bit" as a method to indicate to the host system that algorithms are in progress or completed. During a program or erase algorithm cycle, successive attempts to read data from the device will result in D6 toggling between one and zero. Once the program or erase algorithm cycle is completed, D6 Will stop toggling and valid data will be read on successive attempts. During programming the Toggle Bit is valid after the rising edge of the fourth $\overline{\text{WE}}$ pulse in the four write pulse sequence. For chip erase the Toggle Bit is valid after the rising edge of the sixth $\overline{\text{WE}}$ pulse in the six write pulse sequence. For Sector erase, the Toggle $\underline{\text{Bit}}$ is valid after the last rising edge of the sector erase $\overline{\text{WE}}$ pulse. The Toggle $\underline{\text{Bit}}$ is active during the sector time out. See Figure 1 and 5. ## D<sub>5</sub> EXCEEDED TIMING LIMITS D5 will indicate if the program or erase time has exceeded the specified limits. Under these conditions D5 will produce a "1". The Program or erase cycle was not successfully completed. Data Polling is the only operation function of the device under this condition. The CE circuit will partially power down the device under these conditions by approximately 8 mA per chip. The OE and WE pins will control the output disable functions as shown in Table 1. To reset the device, write the reset command sequence to the device. This allows the system to continue to use the other active sectors in the device. # D<sub>3</sub> SECTOR ERASE TIMER After the completion of the initial sector erase command sequence the sector erase time-out <u>will</u> begin. D3 will remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase command sequence. If Data Polling or the Toggle Bit indicates the device has been written with a valid erase command, D3 may be used to determine if the sector erase timer window is still open. If D3 is high ("1") the internally controlled erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase operation is completed as indicated by Data Polling or Toggle Bit. If D3 is low ("0"), the device will accept additional sector erase commands. To ensure the command has been accepted, the software should check the status of D3 prior to and following each subsequent sector erase command. If D3 were high on the second status check, the command may not have been accepted. See Table 4 ## Sector Protection Algorithims #### **SECTOR PROTECTION** The ACT-F512K32 features hardware sector protection which will disable both program and erase operations to an individual sector or any group of sectors. To activate this mode, the programming equipment must force VID on control pin $\overline{OE}$ and address pin A9. The sector addresses should be set using higher address lines A18, A17, and A16. The protection mechanism begins on the falling edge of the WE pulse and is terminated with the rising edge of the same. To verify programming of the protection circuitry, the programming equipment must force VID on address pin A9 with $\overline{CE}$ and $\overline{OE}$ at VIL and $\overline{WE}$ at VIH. Scanning the sector addresses (A16, A17, and A18) while (A6, A1, A0) = (0, 1, 0,) will produce a logical "1" code at device output D0 for a protected sector. Otherwise the device will read 00H for unprotected sector. In this mode, the lower order addresses, except for 0, A1, and A6 are don't care. It is also possible to verify if a sector is protected during the sector protection operation. This is done by setting A6 = $\overline{CE}$ = $\overline{OE}$ = V<sub>IL</sub> and $\overline{WE}$ = V<sub>IH</sub> (A9 remains high at V<sub>ID</sub>). Reading the device at address location XXX2H, where the higher order addresses (AL8, A17, and A16) define a particular sector, will produce 01H at data outputs (D0 - D7) for a protected sector. #### **SECTOR UNPROTECT** The ACT-F512K32 also features a sector unprotect mode, so that a protected sector may be unprotected to incorporate any changes in the code. All sectors should be protected prior to unprotecting any sector. To activate this mode, the <u>programming</u> equipment must force Vid on control pins OE, CE, and address pin A9. The address pins A6, A16, and A12 should be set to VIH. The unprotection mechanism begins on the falling edge of the WE pulse and is terminated with the rising edge of the same. It is also possible to determine if a sector is unprotected in the system by writing the autoselect command and A6 is set at VIH. Performing a read operation at address location XXX2H, where the higher order addresses (A18, A17, and A16) define a particular sector address, will produce 00H at data outputs (D0-D7) for an unprotected sector. Table 4 — Hardware Sequence Flags | | Status | D7 | D6 | D5 | D3 | D2 – D0 | |-----------------------|---------------------------|----|--------|----|----|----------| | In Progress | Auto-Programming | D7 | Toggle | 0 | 0 | <u> </u> | | | Programming in Auto Erase | 0 | Toggle | 0 | 1 | Б | | Exceeding Time Limits | Auto-Programming | D7 | Toggle | 1 | 1 | <u> </u> | | Exceeding Time Limits | Programming in Auto Erase | 0 | Toggle | 1 | 1 | D | Figure 1 AC Waveforms for Toggle Bit During Embedded Algorithm Operations Figure 2 AC Test Circuit | Parameter | Typical | Units | |-----------------------------------------|---------|-------| | Input Pulse Level | 0 – 3.0 | V | | Input Rise and Fall | 5 | ns | | Input and Output Timing Reference Level | 1.5 | V | | Output Lead Capacitance | 50 | pF | #### Notes: 1) Vz is programmable from -2V to +7V. 2) IOL and IOH programmable from 0 to 16 mA. 3) Tester Impedance $ZO = 75\Omega$ . 4) Vz is typically the midpoint of VOH and VoL. 5) IOL and IOH are adjusted to simulate a typical resistance load circuit. 6) ATE Tester includes jig capacitance. Figure 3 Programming Algorithm | Bus<br>Operations | Command Sequence | Comments | |-------------------|------------------|--------------------------------------| | Standby | | | | Write | Program | Valid Address/Data Sequence | | Read | | Data Polling to Verify Programming | | Standby | | Compare Data Output to Data Expected | #### **Program Command Sequence (Address/Command):** Figure 4 Erase Algorithm | Bus<br>Operations | Command<br>Sequence | Comments | |-------------------|---------------------|--------------------------------| | Standby | | | | Write | Erase | | | Read | | Data Polling to Verify Erasure | | Standby | | Compare Output to FFH | 5555H/AAH 2AAAH/55H 5555H/80H 5555H/AAH 2AAAH/55H 5555H/10H #### Individual Sector/Multiple Sector Erase Command Sequence (Address/Command) Figure 5 Toggle Bit Algorithm Figure 6 Data Polling Algorithm Note 1. D6 is rechecked even if D5 = "1" because D6 may stop toggling at the same time as D5 changes to "1". Note 1. D7 is rechecked even if D5 = "1" because D7 may change simultaneously with D5. Figure 7 AC Waveforms for Read Operations Figure 8 Write/Erase/Program Operation, WE Controlled - Notes: 1. PA is the address of the memory location to be programmed. 2. PD is the data to be programmed at byte address. 3. D7 is the 0utput of the complement of the data written to the deviced. 4. Dout is the output of the data written to the device. 5. Figure indicates last two bus cycles of four bus cycle sequence. Figure 9 AC Waveforms Chip/Sector Erase Operations SA is the sector address for sector erase. Figure 10 AC Waveforms for Data Polling During Embedded Algorithm Operations \* DQ7=Valid Data (The device has completed the Embedded operation). Figure 13 Alternate CE Controlled Programming Operation Timings - 1. PA is the address of the memory location to be programmed. - 2. PD is the data to be programmed at byte address. - 3. $\overline{D7}$ is the Output of the complement of the data written to the device. - DOUT is the output of the data written to the device. Figure indicates last two bus cycles of four bus cycle sequence. #### **Pin Numbers & Functions** | 66 Pins — PGA | | | | | | | | |---------------|-----------------|------|------------------|------|-----------------|------|-----------------| | Pin# | Function | Pin# | Function | Pin# | Function | Pin# | Function | | 1 | I/O8 | 18 | <b>A</b> 15 | 35 | I/O25 | 52 | WE₃ | | 2 | I/O9 | 19 | Vcc | 36 | I/O26 | 53 | CE <sub>3</sub> | | 3 | I/O10 | 20 | CE <sub>1</sub> | 37 | <b>A</b> 7 | 54 | GND | | 4 | A14 | 21 | NC | 38 | <b>A</b> 12 | 55 | I/O19 | | 5 | <b>A</b> 16 | 22 | I/O3 | 39 | NC | 56 | I/O31 | | 6 | A11 | 23 | I/O15 | 40 | A13 | 57 | I/O30 | | 7 | Ao | 24 | I/O14 | 41 | <b>A</b> 8 | 58 | I/O29 | | 8 | <b>A</b> 18 | 25 | I/O13 | 42 | I/O16 | 59 | I/O28 | | 9 | I/Oo | 26 | I/O12 | 43 | I/O17 | 60 | A1 | | 10 | I/O1 | 27 | ŌĒ | 44 | I/O18 | 61 | <b>A</b> 2 | | 11 | I/O2 | 28 | <b>A</b> 17 | 45 | Vcc | 62 | Аз | | 12 | WE <sub>2</sub> | 29 | WE <sub>1</sub> | 46 | CE <sub>4</sub> | 63 | I/O23 | | 13 | CE <sub>2</sub> | 30 | I/O7 | 47 | WE <sub>4</sub> | 64 | I/O22 | | 14 | GND | 31 | I/O6 | 48 | I/O27 | 65 | I/O21 | | 15 | I/O11 | 32 | I/O <sub>5</sub> | 49 | <b>A</b> 4 | 66 | I/O20 | | 16 | <b>A</b> 10 | 33 | I/O4 | 50 | <b>A</b> 5 | | | | 17 | <b>A</b> 9 | 34 | I/O24 | 51 | <b>A</b> 6 | | | "P3" — 1.08" SQ PGA Type (without shoulder) Package "P7" — 1.08" SQ PGA Type (with shoulder) Package #### **Pin Numbers & Functions** | 68 Pins — CQFP Package | | | | | | | | |------------------------|------------------|------|-----------------|------|-----------------|------|-----------------| | Pin# | Function | Pin# | Function | Pin# | Function | Pin# | Function | | 1 | GND | 18 | GND | 35 | ŌĒ | 52 | GND | | 2 | CE <sub>3</sub> | 19 | I/O8 | 36 | CE <sub>2</sub> | 53 | I/O23 | | 3 | <b>A</b> 5 | 20 | I/O9 | 37 | <b>A</b> 17 | 54 | I/O22 | | 4 | <b>A</b> 4 | 21 | I/O10 | 38 | WE <sub>2</sub> | 55 | I/O21 | | 5 | Аз | 22 | I/O11 | 39 | WE₃ | 56 | I/O20 | | 6 | <b>A</b> 2 | 23 | I/O12 | 40 | WE <sub>4</sub> | 57 | I/O19 | | 7 | A1 | 24 | I/O13 | 41 | <b>A</b> 18 | 58 | I/O18 | | 8 | Ao | 25 | I/O14 | 42 | NC | 59 | I/O17 | | 9 | NC | 26 | I/O15 | 43 | NC | 60 | I/O16 | | 10 | I/Oo | 27 | Vcc | 44 | I/O31 | 61 | Vcc | | 11 | I/O1 | 28 | A11 | 45 | I/O30 | 62 | A10 | | 12 | I/O2 | 29 | <b>A</b> 12 | 46 | I/O29 | 63 | <b>A</b> 9 | | 13 | I/O3 | 30 | <b>A</b> 13 | 47 | I/O28 | 64 | <b>A</b> 8 | | 14 | I/O4 | 31 | <b>A</b> 14 | 48 | I/O27 | 65 | <b>A</b> 7 | | 15 | I/O <sub>5</sub> | 32 | <b>A</b> 15 | 49 | I/O26 | 66 | A6 | | 16 | I/O6 | 33 | <b>A</b> 16 | 50 | I/O25 | 67 | WE <sub>1</sub> | | 17 | I/O7 | 34 | CE <sub>1</sub> | 51 | I/O24 | 68 | CE <sub>4</sub> | "F5" — Single-Cavity CQFP ## **Ordering Information** | Model Number | DESC Drawing Number | Speed | Package | |---------------------|---------------------|--------|---------| | ACT-F512K32N-060P3Q | 5962–9461205HXX* | 60 ns | PGA | | ACT-F512K32N-070P3Q | 5962-9461204HXX | 70 ns | PGA | | ACT-F512K32N-090P3Q | 5962-9461203HXX | 90 ns | PGA | | ACT-F512K32N-120P3Q | 5962-9461202HXX | 120 ns | PGA | | ACT-F512K32N-150P3Q | 5962-9461201HXX | 150 ns | PGA | | ACT-F512K32N-060P7Q | 5962-9461205HUX* | 60 ns | PGA | | ACT-F512K32N-070P7Q | 5962-9461204HUX | 70 ns | PGA | | ACT-F512K32N-090P7Q | 5962-9461203HUX | 90 ns | PGA | | ACT-F512K32N-120P7Q | 5962-9461202HUX | 120 ns | PGA | | ACT-F512K32N-150P7Q | 5962-9461201HUX | 150 ns | PGA | | ACT-F512K32N-060F5Q | 5962-9461205HMX* | 60 ns | CQFP | | ACT-F512K32N-070F5Q | 5962-9461204HMX | 70 ns | CQFP | | ACT-F512K32N-090F5Q | 5962-9461203HMX | 90 ns | CQFP | | ACT-F512K32N-120F5Q | 5962-9461202HMX | 120 ns | CQFP | | ACT-F512K32N-150F5Q | 5962-9461201HMX | 150 ns | CQFP | <sup>\*</sup> Pending #### Part Number Breakdown Specification subject to change without notice Aeroflex Circuit Technology 35 South Service Road Plainview New York 11830 Telephone: (516) 694-6700 FAX: (516) 694-6715 Toll Free Inquiries: 1-(800) 843-1553