# M50940-XXXSP/FP, M50941-XXXSP/FP PRELIMINARY (M50945-XXXSP/FP) M50945-XXXSP/FP Notice: These are not a final specification. Some parametric limits are subject to change. SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### DESCRIPTION The M50940-XXXSP, the M50941-XXXSP and the M50945-XXXSP are single-chip microcomputers designed with CMOS silicon gate technology. All are housed in a 64-pin shrink plastic molded DIP. These single-chip microcomputers are useful for business equipment and other consumer applications. In addition to their simple instruction set, the ROM, RAM, and I/O addresses are placed on the same memory map to enable easy programming. The differences between the M50940-XXXSP, the M50941 -XXXSP and the M50945-XXXSP are noted below. The following explanations apply to the M50940-XXXSP. Specification variations for other chips, these are noted accordingly. | Type name | Type name ROM size | | |--------------|--------------------|-----------| | M50940-XXXSP | 4096 bytes | 128 bytes | | M50941-XXXSP | 8192 bytes | 192 bytes | | M50945-XXXSP | 16384 bytes | 256 bytes | The differences between the M50940-XXXSP and the M50940-XXXFP are the package outline and the power dissipation ability (absolute maximum ratings). #### **FEATURES** | FE | ATURES | |----|-----------------------------------------------------------| | • | Number of basic instructions69 | | • | Instruction execution time | | | 2µs (minimum instructions at 4MHz frequency) | | • | Single power supply $f(X_{IN})=4MHz\cdots5V\pm10\%$ | | | f(X <sub>IN</sub> )=1MHz······3~5.5V | | • | Power dissipation | | | normal operation mode (at 4MHz frequency) ···· 15mW | | | low-speed operation mode (at 32kHz frequency for | | | clock function) 0.3mW | | • | Subroutine nesting ······· 64 levels (M50940) | | _ | 96 levels (M50941, M50945) | | | Interrupt 8 types, 5 vectors | | • | 8-bit timer ·········· 3 (2 when used as serial I/O) | | _ | 16-bit timer ·········· 1 (Two 8-bit timers make one set) | | | Programmable I/O ports (Ports P3, P4) | | • | Input ports (Ports IN, R) | | • | input ports (Ports IN, N) | | • | High-voltage output ports (Ports P0, P1) | | • | High-voltage programmable I/O ports (Port P2) ·······8 | | • | Serial I/O (8-bit) ······1 | #### **APPLICATION** Microwave oven, Air conditioner, Fan heater Office automation equipment, Copying machine, Medical instruments A-D conversion ······8-bit, 8 channel PWM function ······1 (One is for main clock, the other is for clock function) VCR, TV, Audio-visual equipment Two clock generator circuits SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER # MITSUBISHI MICROCOMPUTERS # M50940-XXXSP/FP,M50941-XXXSP/FP M50945-XXXSP/FP # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### **FUNCTIONS OF M50940-XXXSP** | Parameter | | | Functions | | | | |---------------------------------------|---------------------------------------|--------------|------------------------------------------------------------------------------------|--|--|--| | Number of basic instruct | ions | | 69 | | | | | Instruction execution tim | e | | 2μs (minimum instructions, at 4MHz frequency) | | | | | Clock frequency | | | 4.2MHz (main clock input), 32kHz (for clock function) | | | | | · · · · · · · · · · · · · · · · · · · | ROM | | 4096bytes (8192bytes for M50941-XXXSP 16384 bytes for M50945-XXXSP) | | | | | Memory size | RAM | | 128bytes (192bytes for M50941-XXXSP 256 bytes for M50945-XXXSP) | | | | | | P0, P1 | Output | 8-bit×2 | | | | | | P2 | 1/0 | 8-bit×1 | | | | | Input/Output ports | P3, P4 | 1/0 | 8-bit×2 | | | | | | IN | Input | 8-ch analog input (This port is in common with 8-bit parallel digital input) | | | | | | R | Input | 4-bit×1 | | | | | Serial I/O | | | 8-bit×1 | | | | | | | | 8-bit timer × 3, (2 when serial I/O is used) | | | | | Timers | | | 16-bit timerX1, (combination of two 8-bit timers) | | | | | Subroutine nesting | | | 64 Levels (max.) (96 Levels (max.) for M50941-XXXSP and M50945-XXXSP) | | | | | Interrupt | | | Two external interrupts, three timer interrupts (or two timers, one serial I/O | | | | | Clock generating circuit | | | Two built-in circuits (ceramic or quartz crystal oscillator) | | | | | Supply voltage | | | $5V\pm10\%$ (at f(X <sub>IN</sub> )=4MHz), 3.0~5.5V(at f(X <sub>IN</sub> )≤1.0MHz) | | | | | oupply rollings | At high-speed operation | | 15mW (at f (X <sub>IN</sub> )=4MHz) | | | | | Power dissipation | At low-speed operation | | 0.3mW (at f (X <sub>CIN</sub> )=32kHz) | | | | | 7 411 41 -11-11 | At stop mode | | 1μA (at clock stop) | | | | | | · · · · · · · · · · · · · · · · · · · | | 5V (port P3, P4) | | | | | Input/Output | Input/Output voltage | | V <sub>cc</sub> -36V (port P0, P1, P2) | | | | | characteristics | 1 | | -12mA (port P0, P1, P2: high-voltage P-channel open drain output) | | | | | onar actorion co | Output current | | -5~+10mA (port P3, P4: CMOS tri-state output) | | | | | Memory expansion | | | Possible | | | | | Operating temperature | range | | -10~70°C | | | | | Device structure | | | CMOS silicon gate | | | | | | M50940-XXXSP, M50941-XXXSP, | M50945-XXXSP | 64-pin shrink plastic molded DIP | | | | | Package | M50940-XXXFP, M50941-XXXFP, | | | | | | # MITSUBISHI MICROCOMPUTERS # M50940-XXXSP/FP,M50941-XXXSP/FP M50945-XXXSP/FP # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### PIN DESCRIPTION | Pin | Name | Input/<br>output | Functions | |--------------------------------------|---------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> ,<br>V <sub>SS</sub> | Supply voltage | | Power supply inputs 5V $\pm$ 10% to V <sub>CC</sub> , and 0V to V <sub>SS</sub> . | | CNVss | CNV <sub>SS</sub> | | This is usually connected to V <sub>SS</sub> . | | V <sub>P</sub> | Pull-down voltage | Input | This is the input voltage pin for the pull-down transistor of ports P0, P1 and P2. | | RESET | Reset input | Input | To enter the reset state, the reset input pin must be kept at a "L" for more than $2\mu s$ (under normal $V_C$ conditions). If more time is needed for the crystal oscillatior to stabilize, this "L" condition should be main tained for the required time. | | X <sub>IN</sub> | Clock input | Input | These are I/O pins of internal clock generating circuit for main clock. To control generating frequency, as | | Хоит | Clock output | Output | external ceramic or a quartz crystal oscillator is connected between the $X_{IN}$ and $X_{OUT}$ pins. If an external clock is used, the clock source should be connected the $X_{IN}$ pin and the $X_{OUT}$ pin should be left open. | | φ | Timing output | Output | This is the timing output pin. | | X <sub>CIN</sub> | Clock input for clock function | Input | This is the I/O pins of the clock generating circuit for the clock function. To control generating frequency an external ceramic or quartz crystal oscillator is connected between the X <sub>CIN</sub> and X <sub>COUT</sub> pins. If an external clock is used the clock groups should be appreciated to the X | | X <sub>COUT</sub> | Clock output for clock function | Output | clock is used, the clock source should be connected to the X <sub>CIN</sub> pin and the X <sub>COUT</sub> pin should be left open This clock can be used as a program controlled the system clock. | | P0 <sub>0</sub> ~P0 <sub>7</sub> | Output port P0 | Output | Port P0 is an 8-bit output port. Output structure is high-voltage P-channel open drain. A pull-down transistor is built-in between the $V_P$ pin and this port. At reset, this port is set to a "L" level. | | P1 <sub>0</sub> ~P1 <sub>7</sub> | Output port P1 | Output | Port P1 is an 8-bit output port and has basically the same functions as port P0. | | P2 <sub>0</sub> ~P2 <sub>7</sub> | I/O port P2 | 1/0 | Port P2 is an 8-bit I/O port with directional registers allowing each I/O bit to be individually programmed as input or output. At reset, this port is set to input mode. The output structure is P-channel open drain. A pull-down transistor is built-in between the V <sub>P</sub> pin and this port. | | P3 <sub>0</sub> ~P3 <sub>7</sub> | I/O port P3 | 1/0 | Port P3 is an 8-bit I/O port with CMOS tri-state output. The other functions are basically the same as port P2. P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>2</sub> and P3 <sub>3</sub> pins are in common with INT <sub>2</sub> , INT <sub>1</sub> , T <sub>2</sub> , and T <sub>1</sub> , respectively. When serial I/O is used, P3 <sub>7</sub> , P3 <sub>6</sub> , P3 <sub>5</sub> , and P3 <sub>4</sub> work as S <sub>RDY</sub> , CLK, S <sub>OuT</sub> , and S <sub>IN</sub> , pins, respectively. | | P4 <sub>0</sub> ~P4 <sub>7</sub> | I/O port P4 | 1/0 | Port P4 is an 8-bit I/O port with CMOS tri-state output. The other functions are basically the same as port P2. | | $R_0 \sim R_3$ | Input port R | Input | Port R is a 4-bit input port. | | IN <sub>0</sub> ~IN <sub>7</sub> | Analog input port IN | Input | Port IN is the analog input pin to the A-D converter. It also has a dual function and works as a normal input port. | | AV <sub>CC</sub> | Voltage input for A-D | | This is the power supply input pin for the A-D conveter. | | V <sub>REF</sub> | Reference voltage input | Input | This is the reference voltage input pin for the A-D conveter. | ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### BASIC FUNCTION BLOCKS #### **MEMORY** A memory map for the M50940-XXXSP is shown in Figure 1. Addresses $F000_{16}$ to $FFFF_{16}$ are assigned to the built-in ROM area which consists of 4096 bytes (8192 bytes for M50941-XXXSP and 16384 bytes for M50945-XXXSP). Addresses $FF00_{16}$ to $FFFF_{16}$ are a special address area (special page). By using the special page addressing mode of the JSR instruction, subroutines addressed on this page can be called with only 2 bytes. Addresses $FFF4_{16}$ to $FFFF_{16}$ are vector addresses used for the reset and inter- rupts (see interrupt chapter). Addresses 0000<sub>16</sub> to 00FF<sub>16</sub> are the zero page address area. By using the zero page addressing mode, this area can also be accessed with 2 bytes. The use of these addressing methods will greatly reduce the object size required. The RAM, I/O port, timer, etc. addresses are already assigned for the zero page. Addresses $0000_{16}$ to $007F_{16}$ are assigned for the built-in RAM which consists of 128 bytes (192 bytes for M50941-XXXSP and 256 bytes for M50945-XXXSP) of static RAM. This RAM is used as the stack during subroutine calls and interrupts, in addition to data storage. Fig.1 Memory map #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### **CENTRAL PROCESSING UNIT (CPU)** The CPU consists of 6 registers and is shown in Figure 2. ### **ACCUMULATOR (A)** The 8-bit accumulator (A) is the main register of the microcomputer. Data operations such as data transfer, input/output, etc., is executed mainly through the accumulator. ### INDEX REGISTER X (X) The index register X is an 8-bit register. In the index register X addressing mode, the value of the OPERAND added to the contents of the index register X specifies the real address. When the T flag in the processor status register is set to "1", the index register X itself becomes the address for the second OPERAND. ### INDEX REGISTER Y (Y) The index register Y is an 8-bit register. In the index register Y addressing mode, the value of the OPERAND added to the contents of the index register Y specifies the real address. Fig.2 Register structure ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### STACK POINTER (S) The stack pointer is an 8-bit register that contains the address of the next location in the stack. It is mainly used during interrupts and subroutine calls. The stack pointer is not automatically initialized after reset and should be initialized by the program using the TXS instruction. When an interrupt occurs, the higher 8 bits of the program counter is pushed into the stack first, the stack pointer is decremented, and then the lower 8 bits of the program counter is pushed into the stack. Next the contents of the processor status register is pushed into the stack. When the return from interrupt instruction (RTI) is executed, the program counter and processor status register data is popped off the stack in reverse order from above. The Accumulator is never pushed into the stack automatically, so a Push Accumulator instruction (PHA) is provided to execute this function. Restoring the accumulator to its previous value is accopmlished by the Pop Accumulator instruction (PLA). It is executed in the reverse order of the PHA instruction. The contents of the Processor Status Register (PS) are pushed and popped to and frome the stack with the PHP and PLP instructions, respectively. During a subroutine call, only the Program Counter is pushed into the stack. Therefore, any registers that should not be destroyed should be pushed into the stack manually. To return from a subroutine call, the RTS instruction is used. ### PROGRAM COUNTER (PC) The 16-bit program counter consists of two 8-bit registers $PC_H$ and $PC_L$ . The program counter is used to indicate the address of the next instruction to be executed. ### PROCESSOR STATUS REGISTER (PS) The 8-bit PS is composed entirely of flags used to indicate the condition of the processor immediately after an operation. Branch operations can be performed by testing the Carry flag (C), Zero flag (Z), Overflow flag (V) or the Negative flag (N). Each bit of the register is explanined below. #### 1. Carry flag (C) The carry flag contains the carry or borrow generated by the Arithmetic Logic Unit (ALU) immediately after an operation. It is also changed by the shift and rotate instructions. The set carry (SEC) and clear carry (CLC) instructions allow direct access for setting and clearing this flag. #### 2. Zero flag (Z) This flag is used to indicate if the immediate operation generated a zero result or not. If the result is zero, the zero falg will be set to "0". If the result is not zero, the zero flag will be set to "1". ### 3. Interrupt disable flag (1) This falg is used to disable all interrupts. This is accomplished by setting the flag to "1". When an interrupt is accepted, this flag is automatically set to "1" to prevent from other interrupts until the current interrupt is completed. The SEI and CLI instructions are used to set and clear this flag, respectively. ### 4. Decimal mode flag (D) The decimal mode flag is used to define whether addition and subtraction are executed in binary or decimal. If the decimal mode flag is set to "1", the operations are executed in decimal, if the flag is "0", the operations are executed in binary. Decimal correction is automatically executed. The SED and CLD instructions are used to set and clear this flag, respectively. ### 5. Break flag (B) When the BRK instruction is executed, the same operations are performed as in an interrupt. The address of the interrupt vector of the BRK instruction is the same as that of the lowest priority interrupt. The contents of the B flag can be checked to determine which condition caused the interrupt. If the BRK instruction caused the interrupt, the B flag will be "1", otherwise it will be "0". ### 6. Index X mode flag (T) When the T flag is "1", operations between memories are executed directly without passing through the accumulator. Operations between memories involving the accumulator are executed when the T flag is "0" (i.e., operation results between memories 1 and 2 are stored in the accumulator). The address of memory 1 is specified by the contents of the index register X, and that of memory 2 is specified by the normal addressing mode. The SET and CLT instructions are used to set and clear the T flag, respectively. #### 7. Overflow flag (V) The overflow flag functions when one byte is added or subtracted as a signed binary number. When the result exceeds +127 or -128, the overflow flag is set to "1". When the BIT instruction is executed, bit 6 of the memory location is input to the V flag. The overflow flag is reset by the CLV instruction and there is no set instruction. ### 8. Negative flag (N) The negative flag is set whenever the result of a data transfer or operation is negative (bit 7 is "1"). Whenever the BIT instruction is executed, bit 7 of the memory location is input to the N flag. There are no instructions for directly setting or resetting the N flag. ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### INTERRUPT The M50940-XXXSP can be interrupted from eight sources; $\overline{INT_1}$ , timer 1 or A-D, timer 2, timer 3 or serial I/O, and the $\overline{INT_2}$ or BRK instruction. The value of bit 2 of the serial I/O mode register (address $00F6_{16}$ ) determines whether the interrupt is from timer 3 or from serial I/O. When bit 2 is "1" the interrupt is from serial I/O, and when bit 2 is "0" the interrupt is from timer 3. Also, when bit 2 is "1", parts of port 3 are used for serial I/O. Bit 3 of the A-D control register (address $00F3_{16}$ ) determines if an interrupt is from timer 1 or from the A-D. When bit 3 is "0", the interrupt is from timer 1, when bit 3 is "1" the interrupt is from the A-D. These interrupts are vectored and their priorities are shown in Table 1. Reset is included in this table since it has the same function as an interrupt. When an interrupt is accepted, the contents of certain registers are pushed into specified locations, (as discussed in the stack pointer section) the interrupt disable flag (I) is set, the program jumps to the address specified by the interrupt vector, and the interrupt request bit is cleared automatically. The Reset interrupt is the highest priority interrupt and can never be inhibited. Except for the Reset interrupt, all interrupt are inhibited when the interrupt disable flag is set to "1". All of the other interrupts can further be controlled individually via the interrupt control register shown in Figure 3. An interrupt is accepted when the interrupt enable bit and the interrupt request bit are both "1" and the interrupt disable flag is "0". The interrupt request bits are set when the following conditions occur: - (1) When the $\overline{INT_1}$ or $\overline{INT_2}$ pins go from "H" to "L" - (2) When the contents of timer 1, timer 2, timer 3 (or the serial I/O counter) go to "0". These request bits can be reset by the program but can not be set Since the BRK instruction and the $\overline{\text{INT}_2}$ interrupt have the same vectored address, the contents of the B flag must be checked to determine if the BRK instruction caused the interrupt or if $\overline{\text{INT}_2}$ generated the interrupt. Table 1. Interrupt vector address and priority. | Interrupt | Priority | Vector address | |------------------------|----------|-----------------------------------------| | RESET | 1 | FFFF <sub>16</sub> , FFFE <sub>16</sub> | | INT <sub>1</sub> | 2 | FFFD <sub>16</sub> , FFFC <sub>16</sub> | | Timer 1 or A-D | 3 | FFFB <sub>16</sub> , FFFA <sub>16</sub> | | Timer 2 | 4 | FFF9 <sub>16</sub> , FFF8 <sub>16</sub> | | Timer 3 or serial I/O | 5 | FFF7 <sub>16</sub> , FFF6 <sub>16</sub> | | INT <sub>2</sub> (BRK) | 6 | FFF5 <sub>16</sub> , FFF4 <sub>16</sub> | Fig.3 Interrupt control ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### TIMER The M50940-XXXSP has five timers; timer 1, timer 2, timer 3, timer 4 and timer 5. Since $P_3$ (in serial I/O mode) and timer 3 use some of the same architecture, they cannot be used at the same time (see serial I/O section). The count source for each timer can be selected by using bit 2, 3 and 4 of the timer control register (address $00FF_{16}$ ), as shown in Figure 5. For more details about timer 4 and timer 5, see the PWM section. A block diagram of timer 1 through 5 is shown in Figure 5. All of the timers are down count timers and have 8-bit latches. When a timer counter reaches "0", the contents of the reload latch are loaded into the timer and the next count pulse is input to a timer. The division ratio of the timers is 1/(n+1), where n is the contents of the timer latch. The timer interrupt request bit is set to "1" at the next clock pulse after the timer reaches "0". The interrupt and timer control registers are located at addresses $00FE_{16}$ and $00FF_{16}$ , respectively (see Interrupt section). The starting/stopping of timer 1 can be controlled by bit 5 of the timer control regsiter. If bit 5 (address $00FF_{16}$ ) is "0", the timer starts counting and when bit 5 is "1", the timer stops. After a STP instruction is executed, timer 2, timer 1, and the clock ( $\phi$ divided by 4) are connected in series (regardless of the status of the 2 through 3 of the timer control register). This state is canceled if the timer 2 interrupt request bit is set to "1", or if the system is reset. Before the STP instruction is executed, bit 5 of the timer control register (timer 1, count stop bit), and bit 4 of interrupt control register (timer 2 interrupt enable bit) bit 6 of the timer control register (timer 1 interrupt enable bit) must be set to "0". For more ### **PWM** The M50940-XXXSP has a pulse width modulated (PWM) output control circuit. The circuit outputs a variable duty cycle signal that can be used for a programmable pulse width and frequency. Timers 4 and 5 are used for the PWM. The control of these timers is explained in Figure 6 and the rectangular waveform is shown in Figure 7. At reset, the PWM output is in a floating state. When timers 4 and 5 are not used for PWM control, they can be cascaded and used as a 16-bit timer. However, when used as a 16-bit timer, the interrupt function (such as timer 1 through timer 3) cannot be used. details on the STP instruction, refer to the oscillation circuit section. Fig.4 Structure of timer control register Fig.6 Structure of timer 4, 5 control register Fig.7 PWM rectangular wave form #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.5 Block diagram of timer 1 through 5 ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### SERIAL I/O A block diagram of the serial I/O is shown in Figure 8. In the serial I/O mode, the receive ready signal $(\overline{S_{RDY}})$ , synchronous input/output clock (CLK), and the serial I/O $(S_{OUT},\,S_{IN})$ pins are used as P3<sub>7</sub>, P3<sub>6</sub>, P3<sub>5</sub>, and P3<sub>4</sub>, respectively. The serial I/O mode register (address $00F6_{16}$ ) is an 8-bit register. Bits 1 and 0 of this register is used to select a synchronous clock source. When these bits are [00] or [01], an external clock from P3<sub>6</sub> is selected. When these bits are [10], the overflow signal (from timer 3) divided by two becomes the synchronous clock. Therefore, changing the tim- er period will change the transfer speed. When the bits are [11], the internal clock $\phi$ divided by 4 (ie. $4\mu$ s at 4MHz) becomes the clock. Bits 2 and 3 decide whether parts of P3 will be used as a serial I/O or not. When bit 2 is "1", $P3_6$ becomes an I/O pin of the synchronous clock. When an internal synchronous is selected, the clock is output from $P3_6$ . If an external synchronous clock is selected, the clock is input to $P3_6$ . And $P3_6$ will be a serial output and $P3_4$ will be a serial input. To use $P3_4$ as a serial input, set the directional register bit which corresponds to $P3_4$ to "0". For more information on the directional register, refer to the I/O pin section. Fig.8 Block diagram of serial I/O ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER To use the serial I/O, bit 2 needs to be set to "1", if it is "0" $P3_6$ will function as a normal I/O. Interrupts will be generated from the serial I/O counter instead of timer 3. bit 3 determines if $P3_7$ is used as an output pin for the receive data ready signal (bit 3="1", $\overline{S}_{RDY}$ ) or used as a normal I/O pin (bit 3="0"). The function of the serial I/O differs depending on the clock source; external clock or internal clock. Internal clock—The $\overline{S}_{RDY}$ signal becomes "H" during transmission or while dummy data is stored in the serial I/O register. After the falling edge of the write signal, the $\overline{S}_{RDY}$ signal becomes low signaling that the M50940-XXXSP is ready to receive the external serial data. The $\overline{S}_{RDY}$ signal goes "H" at the next falling edge of the transfer clock. The serial I/O counter is set to 7 when data is stored in the serial I/O register. At each falling edge of the transfer clock, serial data is output to P3<sub>5</sub>. During the rising edge of this clock, data can be input from P3<sub>4</sub> and the data in the serial I/O register will be shifted 1-bit. Data is output starting with the LSB. After the transfter clock has counted 8 times, the serial I/O register will be empty and the transfter clock will remain at a high level. At this time the interrupt request bit will be set. External clock — If an external clock is used, the interrupt request will be set after the transfter clock has counted 8 times but the transfter clock will not stop. Due to this reason, the external clock must be controlled from the outside. The external clock should not exceed 250kHz at a duty cycle of 50%. Timing diagrams are shown in Figure 9, and connections between two M50940-XXXSPs' are shown in Figure 10. Fig.9 Serial I/O timing Fig.10 Example of serial I/O connection #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### A-D CONVERTER The A-D converter circuitry is shown in Figure 11. The analog input ports of the A-D converter $(IN_0 \sim IN_7)$ are in common with the input ports of the data bus. The 6-bit A-D control register is located at address 00F3<sub>16</sub>. One of the eight analog inputs is selected by bits 0, 1 and 2 of this register, bit 3 selects the interrupt source, either from timer 1 or the A-D itself. It bit 3 is "0", then the interrupt request is from timer 1, if it is "1", then it is from the A-D. A-D conversion is accomplished by first selecting the analog channel (bit 0, 1) to be converted, bit 3 should also be set to "1" to select the A-D as the interrupt source. The conversion is started when dummy data is written into address $00F2_{16}$ . When the conversion is finished, an interrupt is generated by the A-D and the digital data can be read from the A-D register (address $00EF_{16}$ ). The end of the conversion is determined by either the A-D conversion end bit (bit 5 of the A-D control regiser) or an A-D interrupt request bit (Address $00FF_{16}$ ). The A-D conversion can also be programmed for high or low speed conversions. This is accomplished by using the A-D conversion speed switch bit (bit 4 of the A-D control register). For more information on the electrical characteristics of the high and low speed conversions, refer to the electrical characteristics section. Port IN can also be used as an input port by reading data into address $00EC_{16}$ . However, this cannot be done during A-D conversions. The A-D control register is shown in Figure 12. Fig.12 Structure of A-D control register Fig.11 A-D conversion circuit #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### RESET CIRCUIT The M50940-XXXSP is reset according to the sequence shown in Figure 15. And starts the program from the address formed by using the content of address FFFF<sub>16</sub> as the high order address and the content of the address FFFE<sub>16</sub> as the low order address when the $\overline{\text{RESET}}$ pin is held at "L" level for more than $2\mu s$ while the power voltage is in the recommended operating condition and the crystal oscillator oscillation is stable and then returned to "H" level. Address (E0<sub>16</sub>)... (1) Port P0 register 0 0 16 (2) Port P1 register (E 2 16) ··· 0 0 16 (3) Port P2 directional register (E 5 16) ... 0 0 16 (4) Port P3 directional register (E 9 16) ... 0 0 16 (5) Port P4 directional register ( E B $_{16}$ ) $\cdots$ 0 0 16 ( F $_{616}) \cdots$ 0 0 16 Serial I/O mode register ( F 3 16) ··· 1 0 0 0 0 0 (7) A-D control register (8) Timer 4, 5 control register ( F 5 $_{16}$ ) $\cdots$ 0 0 (9) Interrupt control register ( F E 16) ··· 0 0 16 $(FF_{16})\cdots$ (10) Timer cotrol register 0 0 16 Interrupt disable (PS )..... 1 flag for precessor status register (12) Program counter ( P C<sub>H</sub>)..... Contents of address FFFE<sub>16</sub> ( P C, )..... Since the contents of both registers other than those listed above (including timer 1, timer 2, timer 3, and the serial I/O register) and the RAM are undefined at reset, it is necessary to set initial values. Fig.13 Internal state of microcomputer at reset The internal initializations following reset are shown in Figure 13. An example of the reset circuit is shown in Figure 14. When the power on reset is used, the $\overline{\text{RESET}}$ pin must be held "L" until the oscillation of $X_{\text{IN}}\text{-}X_{\text{OUT}}$ becomes stable. Fig.14 Example of reset circuit #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.15 Timing diagram at reset #### I/O PORTS #### (1) Port P0 Port P0 is an 8-bit output port with P-channel open drain and high voltage outputs ( $V_{\rm CC}$ -36V). Each pin has a built-in pull-down transistor connected to $V_{\rm P}$ . As shown in the memory map (Figure 1), port P0 can be accessed at zero page memory address $00E0_{16}$ . Depending on the status of the processor status register (bit 0 and bit 1 of address 00FF<sub>16</sub>), four different modes can be selected; single-chip mode, memory expanding mode, microprocessor mode, and eva-chip mode. These modes (excluding single-chip mode) have a multiplexed address output function in addition to the I/O function. For more details, see the processor mode section. #### (2) Port P1 In the single-chip mode, Port P1 has the same function as P0. In the other modes, P1's functions are slightly different from P0's. For more details, see the processor mode section. #### (3) Port P2 Port P2 is an 8-bit I/O port with P-channel open drain outputs. As shown in the memory map of Figure 1, port P2 can be accessed as memory at address 00E4<sub>16</sub> of zero page. Port P2 has a directioanl register (address 00E5<sub>16</sub>) which can be used to program each individual bit as input ("0") or as output ("1"). If the pins are programmed as output, the output data is latched to the port register and then output. When data is read from the output port the output pin level is not read, only the latched data in the port register is read. This allows a previously output value to be read correctly even though the output voltage level is shifted up or down. Pins set as input are $V_{PP}$ level and the signal levels can thus be read. When data is written into the input port, the data is latched only to the output register and the pin still remains in the high impedance state. ### (4) Port P3 Port P3 is an 8-bit I/O port having CMOS outputs. Each pin is shared with serial I/O, timer overflow (T1, T2) and external interrupt input functions. These functions remain the same even if the device is used in other modes. #### (5) Port P4 Port P4 is an 8-bit I/O port with CMOS outputs. During all modes except single chip mode, P4<sub>1</sub> and P4<sub>0</sub> function as both SYNC and $R/\overline{W}$ outputs as well as I/O ports (see processor mode section). (6) Port R Port R is a 4-bit input port. (7) Port IN Port IN is an 8-bit input port to the A-D converter. It can also be used as an input port by reading the input data into address 00EC<sub>16</sub>. However, this port cannot be read during A-D conversion. (8) Clock ø output pin This is the timing output pin. When selected the main clock $(X_{\mathsf{IN}}-X_{\mathsf{OUT}})$ as the internal system clock, the clock frequency divided by four is outputed. However, when selected the clock for clock function $(X_{\mathsf{CIN}}-X_{\mathsf{COUT}})$ , the clock frequency divided by two is outputed. ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.16 Block diagram of port P0~P4 and port R (single-chip mode) #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### PROCESSOR MODE By changing the contents of the processor mode bit (bit 0 and 1 of address $00FF_{16}$ ), four different operation modes can be selected; single chip mode, memory expanding mode, microprocessor mode and evaluation chip (evachip) mode. In the memory expanding mode, microprocessor mode and eva-chip mode, $P0\sim P2$ can be used as multiplexed I/O for address, data and control signals, as well as the normal functions of the I/O ports. Figure 18 shows the functions of ports $P0\sim P2$ , and P4 corresponding to each mode. The memory map of the single-chip mode is illustrated in Figure 1, and the other modes are shown in Figure 17. By connecting the $\text{CNV}_{\text{SS}}$ to $\text{V}_{\text{SS}}$ , all four modes can be selected through software by changing the processor mode regsiter. Connecting $\text{CNV}_{\text{SS}}$ to $\text{V}_{\text{CC}}$ automatically forces the microcomputer into microprocessor mode. Supplying 10V to $\text{CNV}_{\text{SS}}$ places the microcomputer in the eva-chip mode. The four different modes are explained as follows: Fig.17 External memory area in processor mode #### (1) Single-chip mode (00) The microcomputer will automatically be in the single-chip mode when started from reset, if $CNV_{SS}$ is connected to $V_{SS}$ . Ports $P0 \sim P4$ will work as original I/O ports. #### (2) Memory expanding mode (01) The microcomputer will be placed in the memory expanding mode when $CNV_{SS}$ is connected to $V_{SS}$ and the processor mode bits are set to "01". This mode is used to add external memroy when the internal memory is not sufficient. The lower 8 bits of address data for port P0 is output when $\phi$ goes to the "H" state. When $\phi$ goes to the "L" state, P0 retains its original I/O functions. Port P1's higher 8 bits of address data are output when $\phi$ goes to the "H" state and as it changes back to the "L" state it retains its original I/O functions. Port P2 retains its original output functions while $\phi$ is at the "H" state, and works as a data bus of $D_7 \sim D_0$ (including instruction code) while at the "L" state. Pins P4<sub>1</sub> and P4<sub>0</sub> output the SYNC and $R/\overline{W}$ control signals, respectively while $\phi$ is in the "H" state. When in the "L" state, $P4_1$ and $P4_0$ retain their original I/O functins. The R/W output is used to read/write from/to the outside. When this pin is in the "H" state, the CPU reads data, and when in the "L" state, the CPU writes data. The SYNC is a synchronous signal which goes to the "H" state when it fetches the OP CODE. #### (3) Microprocessor mode [10] After connecting CNV<sub>SS</sub> to V<sub>CC</sub> and initiating a reset, the microcomputer will automatically default to this mode. The relationship between the input level of CNV<sub>SS</sub> and the processor mode is shown in Table 2. In this mode, port P0 and P1 are used as the system address bus and the original function of the I/O pin is lost. Port P2 becomes the data bus (D<sub>7</sub> $\sim$ D<sub>0</sub>) and loses its normal I/O functions. Port P4<sub>1</sub> and P4<sub>0</sub> become the SYNC and R/ $\overline{W}$ pins, respectively and the normal I/O functions are lost. ### (4) Eva-chip mode (11) When 10V is supplied to the CNV<sub>SS</sub> pin, the microcomputer is forced into the eva-chip mode. This mode has almost the same function as the memory expanding mode except that it needs all its programs to come from the outside (including ROM programs). The main purpose of this mode is to evaluate ROM programs prior to masking them into the microcomputer's internal ROM. #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.18 Processor mode and functions of ports P0~P2, P4 Table 2. Relationship between CNV<sub>SS</sub> Pin Input Level and Processor Mode | CNVss | Mode | Explanation | | |-----------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---| | V <sub>SS</sub> | Single-chip mode Memory expanding mode Eva-chip mode Microprocessor mode | The single-chip mode is set by the reset. All modes can be selected by changing the processor mode bit with the program. | | | V <sub>cc</sub> | Eva-chip mode Microprocessor mode | The microprocessor mode is set by the reset. Eva-chip mode can be also selected by changing the processor mode bit with the program. | , | | 10V | Eva-chip mode | Eva-chip mode only. | | #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **CLOCK GENERATING CIRCUIT** The M50940-XXXSP has two internal clock generating circuit. Figure 21 shows a block diagram of the clock generating circuit. Normally, the frequency applied to the clock input pin $X_{\rm IN}$ divided by four is used as the internal clock (timing output) $\phi$ . Bit 7 of serial I/O mode register can be used to switch the internal clock $\phi$ to 1/2 the frequency applied to the clock input pin $X_{\rm CIN}$ . Figure 19 shows a circuit example using a ceramic (or crystal) oscillator. Use the manufacture's recommended values for constants such as capacitance which will differ depending on each oscillator. When using an external clock signal, input form the $X_{IN}$ ( $X_{CIN}$ ) pin and leave the $X_{OUT}$ (X<sub>COUT</sub>) pin open. A circuit example is shown in Figure 20. The M50940-XXXSP has two low power dissipation modes; stop and wait. The microcomputer enters a stop mode when the STP instruction is executed. The oscillator (both $X_{IN}$ clock and $X_{CIN}$ clock) stops with the internal clock $\phi$ held at "H" level. In this case timer 1 and timer 2 are forcibly connected and $\phi/4$ is selected as timer 1 input. Before executing the STP instruction, appropriate values must be set in timer 1 and timer 2 to enable the oscillator to stabilize when restarting oscillation. Before executing the STP instruction, the timer 1 count stop bit must be set to supply ("0"), timer 1 interrupt enable bit and timer 2 interrupt enable bit must be set to disable ("0"), and timer 2 interrupt request bit must be set to no request ("0"). Oscillation is restarted (release the stop mode) when $\overline{INT_1}$ , $\overline{INT_2}$ , or serial I/O interrupt is received. The interrupt enable bit of the interrupt used to release the stop mode must be set to "1". When restarting oscillation with an interrupt, the internal clock $\phi$ is held "H" until timer 2 overflows and is not supplied to the CPU. When oscillation is restarted by reset, "L" level must be kept to the RESET pin until the oscillation stabilizes because no wait time is generated. The microcomputer enters a wait mode when the WIT instruction is executed. The internal clock $\phi$ stops at "H" level, but the oscillator does not stop. $\phi$ is re-supplied (wait mode release) when the microcomputer is reset or when it receives an interrupt. Instructions can be executed immediately because the oscillator is not stopped. The interrupt enable bit of the interrupt used to reset the wait mode must be set to "1" before executing the WIT instruction. Low power dissipation operation is also achieved when the $X_{\text{IN}}$ clock is stopped and the internal clock $\phi$ is generated from the $X_{\text{CIN}}$ clock (120 $\mu$ A max. at $f(X_{\text{CIN}})=32\text{kHz})$ . $X_{\text{IN}}$ clock oscillation is stopped when the bit 6 of serial I/O mode register (address 00F6<sub>16</sub>) is set and restarted when it is cleared. However, the wait time until the oscillation stabilizes must be generated with a program when restarting. An "L" level must be kept to the RESET pin until the oscillation stabilizes when resetting while the $X_{\text{IN}}$ clock is stopped. Figure 22 shows the transition of states for the system clock. Fig.19 External ceramic resonator circuit Fig.20 External clock input circuit ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.21 Block diagram of clock generating circuit #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.22 Transition of states for the system clock #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### ≪An example of flow for system> ``` Power on reset Clock X and clock for clock function X<sub>C</sub> oscillation Internal system clock start (X \rightarrow 1/4 \rightarrow \phi) Normal operation Program start from RESET vector Normal program ←Operation at 4 MHz Internal clock \phi source switching X( 4 MHz) \rightarrow X<sub>CLK</sub>(32.768kHz)(SM<sub>7</sub>: 0 \rightarrow 1) Clock X halt (X_C in operation)(SM_6: 1) Internal clock halt (WIT instruction) Operation on the Timer 3 (clock count) overflow clock function only Internal clock operation start (WIT instruction) Clock processing routine ← Operating at 32, 768kHz -internal clock halt (WIT instruction) Interrupts from \overline{INT_1}, timer 2, timer 3 or serial I/O, \overline{INT_2} (BRK instruction) Internal clock operation start (WIT instruction released) Program start from interrupt vector Clock X oscillation start (SM<sub>6</sub>: 0) Return from clock function Oscillation rise time routine (software) ←Operating at 32.768kHz Internal clock \phi souce switching (X_C \rightarrow X)(SM_7: 1 \rightarrow 0) Normal program ←Operating at 4MHz STP instruction preparation (pushing registers) Timer 1, Timer 2 interrupt disable, Timer 2 interrupt request bit reset (TM_6 = 0, IM_5 = 0, IM_4 = 0) R A M backup Timer 1 count stop bit resetting (TM_5 = 0) function Clock X and clock function X<sub>C</sub> halt (STP instruction) RAM backup status Interrupts from INT, or serial I/O, INT2 Clock X and clock for clock function X<sub>C</sub> oscillation start Timer 2 overflow (X/16 or X<sub>C</sub>/8→timer 1→timer 2) (Automatically connected by the hardware) RAM return from RAM internal system clock start (X/4 or X_C/2 \rightarrow \phi) backup function Program start from interrupt vector Normal program ``` #### MITSUBISHI MICROCOMPUTERS # M50940-XXXSP/FP,M50941-XXXSP/FP M50945-XXXSP/FP #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### PROGRAMING NOTES - (1) The frequency ratio of the timer is 1/(n+1). $(n=0 \sim 255)$ - (2) Even though the BBC and BBS instructions are executed after the interrupt request bits are modified (by the program), those instructions are only valid for the contents before the modification. Also, at least one instruction cycle must be used (such as NOP) between the modification of the interrupt request bits and the execution of the BBC and BBS instructions. - (3) When the timer 1, timer 2, or timer 3 is input the clock except φ/4 or it divided by timer, read the contents of these timers either while the input of these timers are not changing or after counting of timers are stoped. - (4) After the ADC and SBC instructions are executed (in decimal mode), one instruction cycle (such as a NOP) is needed befoer the SEC, CLC, or CLD intructions are executed. - (5) A NOP instruction must be used after the execution of a PLP instruction. - (6) Notes on serial I/O - Set "0" in the serial I/O interrupt enable bit (bit 2 of address 00FE<sub>16</sub>) before setting the serial I/O mode. - ② Insert at least one instruction and set "0" in the serial I/O interrupt request bit (bit 3 of address 00FE<sub>16</sub>) after setting the serial I/O mode. - 3 Set "1" in the serial I/O interrupt enable bit after the operation described in 2. - (7) The timer 1 and the timer 2 must be set the necessary value immediately before the execution of a STP instruction. - (8) Notes on A-D conversion - Set "0" in the A-D interrupt enable bit (bit 6 of address 00FF<sub>16</sub>) before setting A-D conversion. - ② Insert at least one instruction and set "0" in the A-D interrupt request bit (bit 7 of address 00FF<sub>16</sub>) after setting the A-D conversion. - 3 Set "1" in the A-D interrupt enable bit after the operation described in 2. - 4 Set "0" in bit 3 of the A-D control register (address 00F3<sub>16</sub>) before using a STP instruction. - (9) Notes on timer 4 and timer 5 using as watchdog timer - ① Do not use these timers when using STP instruction or stopping or switching the clock. - It does not operate collectly in some writing timing to timer 4 and timer 5. - (10) The $V_{\text{REF}}$ pin must be kept open or connected to $V_{\text{SS}}$ at the low power dissipation mode. #### DATA REQUIRED FOR MASK ORDERING Please send the following data for mask orders. - (1) mask ROM confirmation form - (2) mark specification form - (3) ROM data ...... EPROM 3 sets Write the following option on the mask ROM confirmation form - · Port P3 pull-up transistor bit - · Port P4 pull-up transistor bit ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------| | Vcc | Supply voltage | And the second of o | -0.3~7 | V | | V <sub>P</sub> | Pull-down input voltage | | V <sub>cc</sub> -38~V <sub>cc</sub> +0.3 | V | | V <sub>I</sub> | Input voltage CNV <sub>SS</sub> | | -0.3~13 | V | | Vı | Input voltage R <sub>0</sub> ~R <sub>3</sub> , X <sub>IN</sub> , X <sub>CIN</sub> , RESET | With respect to V <sub>SS</sub> | −0.3~7 | | | Vı | Input voltage P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , IN <sub>0</sub> ~IN <sub>7</sub> , V <sub>REF</sub> | output transistors are at "OFF" state. | -0.3~V <sub>cc</sub> +0.3 | V | | Vı | Input voltage P2 <sub>0</sub> ~P2 <sub>7</sub> | | V <sub>cc</sub> -38~V <sub>cc</sub> +0.3 | ٧ | | Vo | Output voltage P3 <sub>0</sub> ~P3 <sub>7</sub> ,P4 <sub>0</sub> ~P4 <sub>7</sub> , X <sub>COUT</sub> , X <sub>OUT</sub> , $\phi$ | | $-0.3 \sim V_{CC} + 0.3$ | V | | Vo | Output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> | | V <sub>cc</sub> −38~V <sub>cc</sub> +0.3 | v | | Pd | Power dissipation | T <sub>a</sub> =25℃ | 1000(Note 1) | mW | | Topr | Operating temperature | | -10~70 | °C | | Tstg | Strage temperature | | -40~125 | °C | Note 1 . 600mW for QFP type. # RECOMMEND OPERATING CONDITIONS $(v_{cc}=5 V\pm 10\%, T_a=-10\sim 70\%, unless otherwise noted)$ | - | | | | | Limits | | 1.1-:4 | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------|---------------------|---------------------|---------------------|--------| | Symbol | Para | meter | | Min. | Тур. | Max. | Unit | | | | f(X <sub>IN</sub> )=4MHz | | 4.5 | 5 | 5.5 | V | | $V_{CC}$ | Supply voltage | f(X <sub>IN</sub> )≤1MHz | | 3 | 5 | 5.5 | V | | V <sub>P</sub> | Pull-down supply voltage | | | V <sub>cc</sub> -36 | | V <sub>CC</sub> | V | | V <sub>SS</sub> | Supply voltage | | | | 0 | | V | | V <sub>IH</sub> | "H" input voltage P30~P37, F | P40~P47, IN0~IN7,CN | V <sub>SS</sub> | 0.8V <sub>CC</sub> | | Vcc | V | | V <sub>IH</sub> | "H" input voltage R <sub>0</sub> ~R <sub>3</sub> | | | 0.4V <sub>CC</sub> | | V <sub>CC</sub> | V | | V <sub>IH</sub> | "H" input voltage RESET, X | N. X <sub>CIN</sub> | | 0.8V <sub>CC</sub> | | Vcc | V | | V <sub>IH</sub> | "H" input voltage P2 <sub>0</sub> ~P2 <sub>7</sub> | | | 0.8V <sub>CC</sub> | | Vcc | V | | VIL | "L" input voltage P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , IN <sub>0</sub> ~IN <sub>7</sub> , CNV <sub>SS</sub> | | 0 | | 0. 2V <sub>CC</sub> | V | | | VIL | "L" input voltage R <sub>0</sub> ~R <sub>3</sub> | | 0 | | 0.12V <sub>CC</sub> | ٧ | | | VIL | "L" input voltage RESET | | | 0 | | 0.12V <sub>cc</sub> | V | | V <sub>IL</sub> | "L" input voltage X <sub>IN</sub> , X <sub>CIN</sub> | | 0 | | 0.16V <sub>CC</sub> | V | | | ViL | "L" input voltage P2 <sub>0</sub> ~P2 <sub>7</sub> | | V <sub>CC</sub> -36 | | 0. 2V <sub>CC</sub> | ٧ | | | I <sub>OH</sub> (sum) | "H" sum output current P00~ | P07, P10~P17, P20~I | P2 <sub>7</sub> | | | -120 | mA_ | | I <sub>OH</sub> (sum) | "H" sum output current P30~ | P3 <sub>7</sub> , P4 <sub>0</sub> ∼P4 <sub>7</sub> | | | | -30 | mA | | I <sub>OL</sub> (sum) | "L" sum output current P30~ | P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> | | | | 60 | mA | | I <sub>OH</sub> (peak) | "H" peak output current P0o- | ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~ | P27 | | | -24 | mA | | lon(peak) | "H" peak output current P3o | ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> | | | | -10 | mA | | loL(peak) | "L" peak output current P30 | ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> | | | | 20 | mA | | I <sub>OH</sub> (avg) | "H" average output current F | P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P | 2 <sub>0</sub> ∼P2 <sub>7</sub> | | | -12 | mA | | I <sub>OH</sub> (avg) | "H" average output current P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> | | | | | 一5 | mA | | I <sub>OL</sub> (avg) | "L" average output current F | P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> | | | | 10 | mA | | *(>( ) | Olaska sasillatian farawanay | V <sub>CC</sub> = | :5V | | | 4.3 | MHz | | f(X <sub>IN</sub> ) | Clock oscillating frequency | V <sub>cc</sub> = | :3 <b>∨</b> | | | 1.1 | IVITIZ | | 4()4 ) | Clock oscillating frequency | V <sub>CC</sub> = | 5V | | | 500 | kHz | | f(X <sub>CIN</sub> ) | for clock function | V <sub>cc</sub> = | 3 <b>V</b> | | | 300 | RITZ | Note 1 . The maximum "H" input voltage for $\mathrm{CNV}_{\mathrm{SS}}$ is $\pm 12\mathrm{V}$ . 2. The duty cycle for these oscillation frequency is 50%. 3. When the low speed mode is used, the clock input oscillation frequency for the timer must satisfy the following expression: $f(X_{CIN}) < f(X_{IN})/3$ 4. The avarage output current $I_{OH(avg)}$ and $I_{OL(avg)}$ are the average value during a 100ms cycle. 5. $f(X_{IN})$ must be less than 50kHz when the external clock is to be used. ### MITSUBISHI MICROCOMPUTERS # M50940-XXXSP/FP,M50941-XXXSP/FP M50945-XXXSP/FP # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER # $\textbf{ELECTRICAL} \quad \textbf{CHARACTERISTICS} \quad (\textit{V}_{\text{CC}} = 5 \; \textit{V} \pm 10\%, \; \textit{V}_{\text{SS}} = 0 \; \textit{V}, \; \textit{T}_{\textit{a}} = 25 \; \textrm{C}, \; \textit{f}(\textit{X}_{\text{IN}}) = 4 \; \textrm{MHz}, \; \text{unless otherwise noted})$ | 0 | Parameter | Test co | nditions | | Limits | | Uni | |----------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------|------------|--------------|--------------|-----| | Symbol | Parameter | Test CC | | Min. | Тур. | Max. | | | | 70 PA PA | $V_{CC}=5V$ , $I_{OH}=-5mA$ | | 3 | | | v | | /он | "H" output voltage P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> | V <sub>CC</sub> =3V, I <sub>OH</sub> =−1.5m | A | 2 | | | | | | | V <sub>CC</sub> =5V, I <sub>OH</sub> =-2.5m | A | 3 | | | V | | /он | "H" output voltage $\phi$ | V <sub>CC</sub> =3V, I <sub>OH</sub> =-0.8mA | | 2 | | | ٧ | | | | V <sub>CC</sub> =5V, I <sub>OH</sub> =-12mA | \ | 3 | | | | | /он | "H" output voltage $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ | V <sub>CC</sub> =3V, I <sub>OH</sub> =-3mA | | 2 | | | ٧ | | | | V <sub>CC</sub> =5V, I <sub>OL</sub> =10mA | | | | 2 | | | OL. | "L" output voltage P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> | V <sub>CC</sub> =3V, I <sub>OL</sub> =3mA | | | | 1 | ٧ | | | | V <sub>CC</sub> =5V, I <sub>OL</sub> =2.5mA | | | | 2 | | | / <sub>OL</sub> | "L" output voltage φ | V <sub>CC</sub> =3V, I <sub>OL</sub> =0.8mA | | | | 1 | V | | | | use as interrupt | V <sub>cc</sub> ≕5V | 0.3 | - | 1 | | | ν <sub>τ+</sub> -ν <sub>τ-</sub> | Hysteresis P3 <sub>0</sub> /INT <sub>2</sub> , P3 <sub>1</sub> /INT <sub>1</sub> | input | V <sub>CC</sub> =3V | 0.15 | | 0.7 | ٧ | | | | V <sub>CC</sub> =5V | VCC 34 | 0.10 | 0.5 | 0.7 | | | ' <sub>T+</sub> -V <sub>T-</sub> | Hysteresis RESET | | | | 0.35 | | ٧ | | | | V <sub>CC</sub> =3V | V _EV | 0.3 | 0.33 | 1 | | | / <sub>T+</sub> -V <sub>T-</sub> | Hysteresis P3 <sub>6</sub> /CLK | use as CLK | V <sub>cc</sub> =5V | | | | ٧ | | | | input | V <sub>CC</sub> =3V | 0.15 | ļ ——— | 0.7 | | | ' | Hysteresis X <sub>IN</sub> | V <sub>CC</sub> =5V | | 0.1 | | 0.5 | V | | | | V <sub>CC</sub> =3V | | 0.06 | | 0.3 | | | | Hustoroeie V | V <sub>CC</sub> =5V | | 0.1 | | 0.5 | V | | T+ VT- | Hysteresis X <sub>CIN</sub> | V <sub>CC</sub> =3V | | 0.06 | | 0.3 | | | | | V <sub>I</sub> =0V without | V <sub>CC</sub> =5V | | | -5 | | | | W. 7 in and accept B2 - B2 - B4 - B4 | pull-up T <sub>r</sub> . | V <sub>CC</sub> =3V | | | -4 | μ | | IL. | "L" input current P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> | $V_1=0V$ , with | V <sub>CC</sub> =5V | <b>—35</b> | 70 | <u>-140</u> | μ. | | | | pull-up T <sub>r</sub> . | V <sub>CC</sub> =3V | -12 | -25 | -40 | | | | | | V <sub>CC</sub> =5V | | | <b>-</b> 5 | | | IL | "L" input current IN <sub>0</sub> ~IN <sub>7</sub> | V <sub>I</sub> =0V | V <sub>CC</sub> =3V | | | -4 | μ | | | | | V <sub>CC</sub> =5V | | | -5 | | | IL. | "L" input current RESET, X <sub>IN</sub> , X <sub>CIN</sub> , R <sub>0</sub> ~R <sub>3</sub> | V=0V | V <sub>CC</sub> =3V | | | -4 | μ | | | | V <sub>1</sub> =0V | 100 01 | | | 5 | | | IL | "L" input current P20~P27 | | | | | -30 | μ | | | | V <sub>1</sub> =V <sub>CC</sub> -36V<br>V <sub>1</sub> =5V <sub>1</sub> without pull-up transistor | | | | 5 | μ. | | IH | "H" input current P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> | | | | 1 | 5 | μ | | ш | "H" input current IN <sub>0</sub> ~IN <sub>7</sub> | V <sub>1</sub> =5V, not use as an | | | ļ <u> </u> | | μ. | | 1H | "H" input current P2 <sub>0</sub> ~P2 <sub>7</sub> | reading operation V <sub>I</sub> = | | | | 100 | μ | | 'ID | | normal operation V <sub>I</sub> = | 5V | | | 5 | | | н | "H" input current RESET, X <sub>IN</sub> , X <sub>CIN</sub> , R <sub>0</sub> ~R <sub>3</sub> | V <sub>1</sub> =5V | | | | 5 | μ | | IH | "H" input current V <sub>REF</sub> | V <sub>1</sub> =5V | | | | 5 | m | | OL. | "L" output current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> | $V_P = V_{CC} - 36V$ , $V_{OL} =$ | V <sub>cc</sub> | 150 | 500 | 900 | μ | | | | Open output ports, | X <sub>IN</sub> =4MHz, V <sub>CC</sub> =5V | | 3 | 6 | | | | | $V_P = V_{CC}$ , input port is $V_{SS}$ . | | | 0.4 | | 1 | | | | at normal operation. | X <sub>IN</sub> =1MHz, V <sub>CC</sub> =3V | | 0.4 | | | | | | Open output ports, | X <sub>IN</sub> =4MHz, V <sub>CC</sub> =5V | | 1 | | m | | | | V <sub>P</sub> =V <sub>CC</sub> , input port is V <sub>SS</sub> . | | | - | + | 1 | | | | at wait mode. | X <sub>IN</sub> =1MHz, V <sub>CC</sub> =3V | | 0.2 | | | | | | Open output ports, | | | | | | | | | V <sub>P</sub> =V <sub>CC</sub> , input port is V <sub>SS</sub> , | v <sub>cc</sub> =5v | | 60 | 200 | ļ | | | | at normal operation, stop | | | <u> </u> | | 1 | | lac | Supply current | · · | V <sub>CC</sub> =3V | | 25 | ! | | | iec | | X <sub>IN</sub> and X <sub>OUT</sub> , X <sub>CIN</sub> =32kHz. | - | - | 1 | | 1 | | | k<br>I | Open output ports, | V <sub>CC</sub> =5V | | 40 | | | | | | V <sub>P</sub> =V <sub>CC</sub> , input port is V <sub>SS</sub> , | | - | <del> </del> | | μ | | | 1 | at wait mode, stop | v <sub>cc</sub> =3v | | 15 | | | | | | X <sub>IN</sub> and X <sub>OUT</sub> , X <sub>CIN</sub> =32kHz. | | | | <del> </del> | - | | | | | T <sub>a</sub> =25℃ V <sub>cc</sub> =5V | | 0.1 | | į | | | | Stop all oscillation. | V <sub>cc</sub> =3V | | 0.06 | | | | | | Stop air oscillation. | Ta=70°C V <sub>CC</sub> =5V | | 1 | 10 | 0 | | | | | I <sub>a</sub> =/0 C | | 0.6 | | | | I <sub>ACC</sub> | Supply current for A-D | at A-D converting tim | | | 2 | 4 | m | | - 700 | | Oscillation stops | | 2 | 1 | 5. 5 | ١ | ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.23 Test circuit for measuring supply current ### $\textbf{A-D} \quad \textbf{CONVERTER} \quad \textbf{CHARACTERISTICS} \; (v_{cc} = 5 \text{V, } v_{ss} = 0 \text{V, } T_a = 25 \text{°C, } f(X_{\text{IN}}) = 4 \text{MHz, unless otherwise noted})$ | Symbol | Parameter | T. at a salitation | | Limits | | | |------------------|-------------------------|-------------------------------------------------------------|------|--------|------------------|------| | | | Test conditions | Min. | Тур. | Max. | Unit | | _ | Resolution | | | | 8 | bits | | _ | Absolute accuracy | V <sub>CC</sub> =AV <sub>CC</sub> =V <sub>REF</sub> =5. 12V | | | ±3 | LSB | | RLADDER | Ladder resistor value | | 1 | | | kΩ | | | Conversion time | High-speed : <i>φ</i> =1MHz | | | 72 | | | CONV | | Low-speed : ≠=1MHz | | | 288 | μS | | V <sub>REF</sub> | Reference input voltage | | | | Vcc | ٧ | | VIA | Analog input voltage | | | | V <sub>REF</sub> | V | ### MITSUBISHI MICROCOMPUTERS # M50940-XXXSP/FP,M50941-XXXSP/FP M50945-XXXSP/FP ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### TIMING REQUIREMENTS Single-chip mode ( $V_{cc} = 5 \text{ V} \pm 10\%$ , $V_{ss} = 0 \text{ V}$ , $T_a = 25\%$ , $f(X_{IN}) = 4 \text{ MHz}$ unless other wise noted) | | Downston | T4 dial | | Limits | | Unit | |------------------------|------------------------------------------------------|-----------------|------|----------|------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | | | tsu(P2Dø) | Port P2 input setup time | | 270 | | | ns | | t <sub>SU(P3D-ø)</sub> | Port P3 input setup time | | 270 | | | ns | | t <sub>SU(P4D-ø)</sub> | Port P4 input setup time | | 270 | | Ll | ns | | t <sub>SU(RD-ø)</sub> | Port R input setup time | | 270 | | | ns | | t <sub>su(IND=#)</sub> | Port IN input setup time | | 270 | | | ns | | th(ø—P2D) | Port P2 input hold time | | 20 | <u> </u> | | ns | | th(ø-P3D) | Port P3 input hold time | | 20 | | | ns | | th(ø-P4D) | Port P4 input hold time | | 20 | | | ns | | th(ø—RD) | Port R input hold time | | 20 | | | ns | | th (pulno) | Port IN input hold time | | 20 | | | ns | | t <sub>C(XIN)</sub> | External clock input cycle time (X <sub>IN</sub> ) | | 230 | | | ns | | t <sub>W(×IN)</sub> | External clock input pulse width (X <sub>IN</sub> ) | | 75 | | | ns | | t <sub>C(XCIN)</sub> | External clock input cycle time (X <sub>CIN</sub> ) | | 2 | | | ms | | t <sub>W(×cin)</sub> | External clock input pulse width (X <sub>CIN</sub> ) | | 1 | | | ms | | tr | External clock rising edge time | | | | 25 | ns | | tf | External clock falling edge time | | | | 25 | ns | # Memory expanding mode and eva-chip mode $(V_{CC}=5V\pm10\%, V_{SS}=0 V, T_a=25\%, f(X_{IN})=4 MHz unless otherwise noted)$ | | Symbol Parameter | T | | Unit | | | |------------|--------------------------|-----------------|------|------|------|------| | Symbol | | Test conditions | Min. | Тур. | Max. | Unit | | tsu(P2D-ø) | Port P2 input setup time | | 270 | | | ns | | th(4-P2D) | Port P2 input hold time | | 20 | | | ns | # $\label{eq:vcc} \textbf{Microprocessor} \quad \textbf{mode} \quad (v_{cc} = 5v \pm 10\%, \ \ v_{ss} = 0 \ \ v, \ \ T_a = 25\%, \ f(X_{IN}) = 4 \ \ \text{MHz unless otherwise noted})$ | Symbol | Parameter | T | Limits | | | Unit | |------------------------|--------------------------|-----------------|--------|------|------|------| | | | Test conditions | Min. | Тур. | Max. | Unit | | t <sub>SU(P2D-¢)</sub> | Port P2 input setup time | | 270 | | | ns | | th(+ pap) | Port P2 input hold time | | 20 | | | ns | #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### **SWITCHING CHARACTERISTICS** Single-chip mode ( $V_{cc}=5V\pm10\%$ , $V_{ss}=0V$ , $T_a=25\%$ , $f(X_{in})=4$ MHz unless otherwise noted) | Symbol | Parameter | Test conditions | | | | | |-----------|--------------------------------|-----------------|------|------|------|------| | | | Test conditions | Min. | Тур. | Max. | Unit | | td(#-POQ) | Port P0 data output delay time | | | | 230 | ns | | td(ø-P1Q) | Port P1 data output delay time | Fig. 25 | | | 230 | ns | | td(#-P2Q) | Port P2 data output delay time | | | | 230 | ns | | td(≠-P3Q) | Port P3 data output delay time | F: 04 | | i | 230 | ns | | td(#P4Q) | Port P4 data output delay time | Fig. 24 | | | 230 | ns | ### Memory expanding mode and eva-chip mode (V<sub>CC</sub>=5V $\pm$ 10%, V<sub>SS</sub>= 0 V, T<sub>a</sub>=25°C, f(X<sub>IN</sub>)= 4 MHz unless otherwise noted) | Symbol | Parameter | Test conditions | Limits | | | | |------------------------|---------------------------------------------|-----------------|--------|------|------|------| | | | | Min. | Тур. | Max. | Unit | | t <sub>d(≠-P0A)</sub> | Port P0 address output delay time | Fig. 25 | | | 250 | ns | | t <sub>d(≠-POAF)</sub> | Port P0 address output delay time | | | | 250 | ns | | td(ø-POQ) | Port P0 data output delay time | | | | 200 | ns | | td(#-POQF) | Port P0 data output delay time | | _ | | 200 | ns | | td(ø-P1A) | Port P1 address output delay time | | | | 250 | ns | | td(#P1AF) | Port P1 address output delay time | | | | 250 | ns | | td(ø-P1Q) | Port P1 data output delay time | | | | 200 | ns | | <b>t</b> d(≠-P1QF) | Port P1 data output delay time | | | | 200 | ns | | td(#-P2Q) | Port P2 data output delay time | | | | 300 | ns | | td(ø-P2QF) | Port P2 data output delay time | | | | 300 | ns | | td(ø-R/W) | R/W signal output delay time | | | | 250 | ns | | td(ø-R/WF) | R/W signal output delay time | | | | 250 | ns | | td(#-P40Q) | Port P4 <sub>0</sub> data output delay time | Fig. 24 | | | 200 | ns | | td(#-P40QF) | Port P4 <sub>0</sub> data output delay time | | | | 200 | ns | | td(#-sync) | SYNC signal output delay time | | | | 250 | ns | | td(#-SYNCF) | SYNC signal output delay time | | | | 250 | ns | | td(ø-P41Q) | Port P4 <sub>1</sub> data output delay time | | | | 200 | ns | | td(ø-P4tQF) | Port P4 <sub>1</sub> data output delay time | | | | 200 | ns | ### | Symbol | Parameter | Test conditions | Limits | | | 11-14 | |-----------------------|-----------------------------------|-----------------|--------|------|------|-------| | | | | Min. | Тур. | Max. | Unit | | t <sub>d(∳−P0A)</sub> | Port P0 address output delay time | Fig. 25 | | | 250 | ns | | td(ø-PIA) | Port P1 address output delay time | | | | 250 | ns | | td(#-P2Q) | Port P2 data output delay time | | | | 300 | ns | | td(#-P2QF) | Port P2 data output delay time | | | | 300 | ns | | td(≠-B/W) | R/W signal output delay time | Fig. 24 | | | 250 | ns | | td(#-sync) | SYNC signal output delay time | | | | 250 | ns | Fig.24 Test circuit of ports P3 and P4 Fig.25 Test circuit of ports P0, P1, and P2 # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### TIMING DIAGRAMS In single-chip mode ### MITSUBISHI MICROCOMPUTERS # M50940-XXXSP/FP,M50941-XXXSP/FP M50945-XXXSP/FP ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER In memory expanding mode and eva-chip mode ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### In microprocessor mode