# Advance Information # LCD Segment / Common Driver CMOS MC141531 is a CMOS LCD Driver which consists of 3 annunciator outputs and 137 high voltage LCD driving signals (17 common and 120 segment). It has parallel interface capability for operating with general MCU. Besides the general LCD driver features, it has on chip LCD bias voltage generator circuits such that limited external component is required during application. - Single Supply Operation, 2.4 V 3.5 V - Operating Temperature Range : -30°C to 85°C - Low Current Stand-by Mode (<500nA)</li> - On Chip Bias DC/DC Converter - 8 bit Parallel Interface - Graphic Mode Operation - On Chip 120x17 Graphic Display Data RAM - Master clear RAM - 120 Segment Drivers, 17 Common Drivers - 1/16, 1/17 Multiplex Ratio - 1:5 bias ratio - Re-mapping of Row and Column Drivers - Three Stand Alone Annunciator (Static Icon) Driver Circuits - Low Power Icon Mode Driven by Com16 in Special Driving Scheme - Selectable LCD Drive Voltage Temperature Coefficients - 16 level Internal Contrast Control - External Contrast Control - Standard TAB (Tape Automated Bonding) Package, Gold Bump Die # MC141531 This document contains information on a new product. Specifications and information herein are subject to change without notice. REV 4 3/97 # **Block Diagram** # MC141531T PIN ASSIGNMENT (COPPER VIEW) # MC141531 Die Pin Assignment # MAXIMUM RATINGS\* (Voltages Referenced to V<sub>SS</sub>, T<sub>A</sub>=25°C) | Symbol | Parameter | Value | Unit | |------------------------------------|-------------------------------------------------------|-----------------------------------------------|------| | AV <sub>DD</sub> ,DV <sub>DD</sub> | Supply Voltage | -0.3 to +4.0 | V | | V <sub>CC</sub> | | V <sub>SS</sub> -0.3 to V <sub>SS</sub> +10.5 | V | | V <sub>in</sub> | Input Voltage | V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 | V | | I | Current Drain Per Pin Excluding $V_{DD}$ and $V_{SS}$ | 25 | mA | | T <sub>A</sub> | Operating Temperature | -30 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Descrip- $$\begin{split} &V_{SS} = AV_{SS} = DV_{SS} \text{ (DV}_{SS} = V_{SS} \text{ of Digital circuit, } AV_{SS} = V_{SS} \text{ of Analogue Circuit)} \\ &V_{DD} = AV_{DD} = DV_{DD} \text{ (DV}_{DD} = V_{DD} \text{ of Digital circuit, } AV_{DD} = V_{DD} \text{ of Analogue Circuit)} \end{split}$$ This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions to be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation it is recommended that $V_{in}$ and $V_{out}$ be constrained to the range $V_{SS}$ < or = $(V_{in} \text{ or } V_{out})$ < or = $V_{DD}$ . Reliability of operation is enhanced if unused input are connected to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. This device may be light sensitive. Caution should be taken to avoid exposure of this device to any light source during normal operation. This device is not radiation protected. # **ELECTRICAL CHARACTERISTICS** (Voltage Referenced to $V_{SS}$ , $V_{DD}$ =2.4 to 3.5V, $T_A$ =25°C) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------|------------|------| | DV <sub>DD</sub><br>AV <sub>DD</sub> | Logic Circuit Supply Voltage Range<br>DC/DC Converter Circuit Supply Voltage Range | (Absolute value referenced to V <sub>SS</sub> ) | 2.4<br>2.4 | 3.0 | 3.5<br>3.5 | V | | I <sub>AC</sub> | Access Mode Supply Current Drain (AV <sub>DD</sub> + DV <sub>DD</sub> Pins) | V <sub>DD</sub> =3.0V, Internal DC/DC Converter On, Tripler Enabled, Annunciator On/Off, R/W accessing, T <sub>cyc</sub> =1MHz, Osc. Freq.=38.4kHz, Display On, 1/7 Mux Ratio | 0 | 200 | 300 | μΑ | | I <sub>DP</sub> | Display Mode Supply Current Drain (AV <sub>DD</sub> + DV <sub>DD</sub> Pins) | V <sub>DD</sub> =3.0V, Internal DC/DC Converter On, Tripler Enabled,<br>Annunciator On/Off, R/W halt, Osc. Freq.=38.4kHz,<br>Display On, 1/17Mux Ratio | 0 | 75 | 165 | μΑ | | I <sub>SB1</sub> | Standby Mode Supply Current Drain (AV <sub>DD</sub> + DV <sub>DD</sub> Pins) | V <sub>DD</sub> =3.0V, Display off, Oscillator Disabled, R/W halt. | 0 | 300 | 500 | nA | | I <sub>SB2</sub> | Annunciator Mode Supply Current Drain (AV <sub>DD</sub> + DV <sub>DD</sub> Pins) | V <sub>DD</sub> =3.0V, Annunciator Mode, Internal Oscillator, Oscillator Enabled, Display Off, R/W halt, Int Osc. Freq.=38.4kHz. | 0 | 5 | 10 | μА | | I <sub>SB3</sub> | Icon Mode Supply Current Drain (AV <sub>DD</sub> + DV <sub>DD</sub> Pins) | V <sub>DD</sub> =3.0V, Icon Mode, Internal Oscillator, Oscillator<br>Enabled, Display Off, R/W halt, Ext Osc.<br>Freq.=38.4kHz. | 0 | - | 25 | μΑ | | V <sub>CC1</sub> | LCD Driving DC/DC Converter Output (V <sub>CC</sub> Pin) | Display On, Internal DC/DC Converter Enabled,<br>Tripler Enabled, Osc. Freq.=38.4KHz,<br>Regulator Enabled, Divider Enabled. | - | 3*AV <sub>DD</sub> | 10.5 | V | | V <sub>CC2</sub> | LCD Driving DC/DC Converter Output (V <sub>CC</sub> Pin) | Display On, Internal DC/DC Converter Enabled,<br>Doubler Enabled, Osc. Freq.=38.4KHz,<br>Regulator Enabled, Divider Enabled. | - | 2*AV <sub>DD</sub> | 7 | V | | $V_{LCD}$ | LCD Driving Voltage Input (V <sub>CC</sub> Pin) | Internal DC/DC Converter Disabled. | 5 | - | 10.5 | V | # **ELECTRICAL CHARACTERISTICS** (Voltage Referenced to $V_{SS}$ , $V_{DD}$ =2.4 to 3.5V, $T_A$ =25 $^{\circ}$ C) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------| | V <sub>IH1</sub> | Input high voltage (RES, OSC2, CS, D0-D7, R/W, D/C, OSC1) | | 0.8*V <sub>DD</sub> | - | V <sub>DD</sub> | V | | V <sub>IL1</sub> | Input Low voltage (RES, OSC2, CS, D0-D7, R/W, D/C, OSC1) | | 0 | - | 0.2*V <sub>DD</sub> | V | | V <sub>LL6</sub><br>V <sub>LL5</sub><br>V <sub>LL4</sub><br>V <sub>LL3</sub><br>V <sub>LL2</sub> | LCD Display Voltage Output (V <sub>LL6</sub> , V <sub>LL5</sub> , V <sub>LL4</sub> , V <sub>LL3</sub> , V <sub>LL2</sub> Pins) | Voltage Divider Enabled | -<br>-<br>-<br>- | V <sub>R</sub><br>0.8*V <sub>R</sub><br>0.6*V <sub>R</sub><br>0.4*V <sub>R</sub><br>0.2*V <sub>R</sub> | -<br>-<br>-<br>- | V<br>V<br>V<br>V | | V <sub>LL6</sub><br>V <sub>LL5</sub><br>V <sub>LL4</sub><br>V <sub>LL3</sub><br>V <sub>LL2</sub> | LCD Display Voltage Input (V <sub>LL6</sub> , V <sub>LL5</sub> , V <sub>LL4</sub> , V <sub>LL3</sub> , V <sub>LL2</sub> Pins) | External DC/DC Converter, Voltage Divider Disable | 5<br>0<br>0<br>0<br>0 | -<br>-<br>-<br>- | V <sub>CC</sub><br>V <sub>LL6</sub><br>V <sub>LL5</sub><br>V <sub>LL4</sub><br>V <sub>LL3</sub> | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | ІОН | Output High Current Source<br>(D0-D7, Annun0-2, BP, OSC2) | V <sub>out</sub> =V <sub>DD</sub> -0.4V | 50 | - | - | μΑ | | I <sub>OL</sub> | Output Low Current Drain<br>(D0-D7, Annun0-2, BP, OSC2) | V <sub>out</sub> =0.4V | - | - | -50 | μА | | I <sub>OZ</sub> | Output Tri-state Current Drain Source (D0-D7, OSC2) | | -1 | - | 1 | μА | | I <sub>IL</sub> /I <sub>IH</sub> | Input Current (RES, OSC2, CS, D0-D7, R/W, D/C, OSC1) | | -1 | - | 1 | μА | | R <sub>on</sub> | Channel resistance between LCD driving signal pins (SEG and COM) and driving voltage input pins (V <sub>LL2</sub> to V <sub>LL6</sub> ) | During Display on, 0.1V apply between two terminals, VCC within operating voltage range | - | - | 10 | kΩ | | V <sub>SB</sub> | Memory Retention Voltage (DV <sub>DD</sub> ) | Standby mode, retain all internal configuration and RAM data | 2 | - | - | V | | C <sub>IN</sub> | Input Capacitance<br>(OSC1, OSC2, all logic pins) | | - | 5 | 7.5 | pF | | PTC0<br>PTC1<br>PTC2<br>PTC3 | Temperature Coefficient Compensation* Flat Temperature Coefficient Temperature Coefficient 1* Temperature Coefficient 2* Temperature Coefficient 3* | TC1=0, TC2=0, Voltage Regulator Disabled TC1=0, TC2=1, Voltage Regulator Enabled TC1=1, TC2=0, Voltage Regulator Enabled TC1=1, TC2=1, Voltage Regulator Enabled | -<br>-<br>-<br>- | 0.0<br>-0.18<br>-0.22<br>-0.35 | -<br>-<br>- | %<br>%<br>% | | V <sub>CN</sub> | Internal Contrast Control<br>(V <sub>R</sub> Output Voltage) | Regulator Enabled, Internal Contrast control<br>Enabled. (16 Voltage Levels Controlled by Software.<br>Each level is typically 2.25% of the Regulator Output<br>Voltage.) | - | ± 18 | - | % | <sup>\*</sup>The formula for the temperature coefficient (TC) is: $$TC(\%) = \frac{VR \text{ at } 50^{\circ}\text{C} - VR \text{ at } 0^{\circ}\text{C}}{50^{\circ}\text{C} - 0^{\circ}\text{C}} \text{ X } \frac{1}{VR \text{ at } 25^{\circ}\text{C}} \text{ X}100\%$$ **AC ELECTRICAL CHARACTERISTICS** ( $T_A$ =25°C, Voltage referenced to $V_{SS}$ , $AV_{DD}$ =D $V_{DD}$ =3V) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------|--------------|-------------|------| | Fosc | Oscillation Frequency of Display timing generator | 60Hz Frame Frequency Either External Clock Input or Internal Oscillator Enabled | - | 38.4 | - | kHz | | F <sub>ANN</sub> | Backplane Frequency of Annunciator (Annun0-3, BP) | 50% duty cycle<br>Annunciator on, Fosc=38.4KHz | - | 30 | - | Hz | | F <sub>FRM</sub> | Frame Frequency | Graphic Display Mode, Timing generator freq. = 38.4kHz Icon Mode, Timing generator freq. = 38.4kHz | - | 60<br>TBD | - | Hz | | OSC | Internal Oscillation Frequency with different value of feedback resistor | Internal Oscillator Enabled, V <sub>DD</sub> within operation range | See Fig | ure 1 for th | e relations | ship | Note: $F_{FRM} = F_{OSC} / 640$ $F_{ANN} = F_{OSC} / 1280$ Figure 1. Internal Oscillator Frequency Relationship with External Resistor Value TABLE 2a. Parallel Timing Characteristics (Write Cycle) ( $T_A$ =-30 to 85 $^{\circ}$ C, DV<sub>DD</sub>=2.4 to 3.5V, V<sub>SS</sub>=0V) | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------|--------------------|-----|-----|-----|------| | t <sub>cycle</sub> | Enable Cycle Time | 600 | - | - | ns | | t <sub>EH</sub> | Enable Pulse Width | 290 | - | - | ns | | t <sub>AS</sub> | Address Setup Time | 5 | - | - | ns | | t <sub>DS</sub> | Data Setup Time | 290 | - | - | ns | | t <sub>DH</sub> | Data Hold Time | 20 | - | - | ns | | t <sub>AH</sub> | Address Hold Time | 20 | - | - | ns | Figure 3. Timing Characteristics (Write Cycle) TABLE 2b. Parallel Timing Characteristics (Read Cycle) ( $T_A$ =-30 to 85 $^{\circ}$ C, DV<sub>DD</sub>=2.4 to 3.5V, V<sub>SS</sub>=0V) | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------|--------------------|-----|-----|-----|------| | t <sub>cycle</sub> | Enable Cycle Time | 600 | - | - | ns | | t <sub>EH</sub> | Enable Pulse Width | 290 | - | - | ns | | t <sub>AS</sub> | Address Setup Time | 5 | - | - | ns | | t <sub>DS</sub> | Data Setup Time | - | - | 290 | ns | | t <sub>DH</sub> | Data Hold Time | 5 | - | - | ns | | t <sub>AH</sub> | Address Hold Time | 20 | - | - | ns | Figure 4. Timing Characteristics (Read Cycle) #### PIN DESCRIPTIONS #### D/C (Data / Command) This input pin tell the LCD driver the input at D0-D7 is data or command. Input High for data while input Low for command. #### CS (CLK) (Input Clock) This pin is normal Low clock input. Data on D0-D7 are latched at the falling edge of $\overline{\text{CS}}$ . # RES (Reset) An active Low pulse to this pin reset the internal status of the driver (same as power on reset). The minimum pulse width is 10 µs. #### D0-D7 (Data) This bi-directional bus is used for data / command transferring. #### R/W (Read / Write) This is an input pin. To read the display data RAM or the internal status (Busy / Idle), pull this pin High. The $R/\overline{W}$ input Low indicates a write operation to the display data RAM or to the internal setup registers. #### **OSC1 (Oscillator Input)** For internal oscillator mode, this is an input for the internal low power RC oscillator circuit. In this mode, an external resistor of certain value should be connected between the OSC1 and OSC2 pins for a range of internal operating frequencies (refer to Figure 1). For external oscillator mode, OSC1 should be left open. #### OSC2 (Oscillator Output / External Oscillator Input) For internal oscillator mode, this is an output for the internal low power RC oscillator circuit. For external oscillator mode, OSC2 will be an input pin for external clock and no external resistor is needed. #### VLL6 - VLL2 Group of voltage level pins for driving the LCD panel. They can either be connected to external driving circuit for external bias supply or connected internally to built-in divider circuit if internal divider is enable. For Internal DC/DC Converter enabled, a 0.1 $\mu F$ capacitor to AV $_{SS}$ is required on each pin. #### C1N and C1P If Internal DC/DC Converter is enabled, a 0.1 $\mu\text{F}$ capacitor is required to connect these two pins. #### C2N and C2P If Internal DC/DC Converter and Tripler are enabled, a 0.1 $\mu\text{F}$ capacitor is required between these two pins. Otherwise, leave these pins open. #### C+ and C- If internal divider circuit is enabled, a 0.1 $\mu$ F capacitor is required to connect between these two pins. #### VR and VF This is a feedback path for the gain control (external contrast control) of VLL1 to VLL6. For adjusting the LCD driving voltage, it requires a feedback resistor placed between VR and VF, a gain control resistor placed between VF and AVSS, a 10 $\mu F$ capacitor placed between VR and AVSS. (Refer to the Application Circuit) #### COM0-COM16 (Row Drivers) These pins provide the row driving signal to LCD panel. Output is 0V during display off. COM16 also serves as the common driving signal in the icon mode. #### SEG0-SEG119 (Column Drivers) These 120 pins provide LCD column driving signal to LCD panel. They output 0V during display off. #### **BP** (Annunciator Backplane) This pin combines with Annun0-Annun2 pins to form annunciator driving part. When the annunciator circuit is enabled, it will output square wave of 30 Hz. It outputs low when oscillator is disabled. #### Annun0 - Annun2 (Annunciator Frontplanes) These pins are three independent annunciator driving outputs. The enabled annunciator outputs from its corresponding pin a 30Hz square wave which is 180 degrees out of phase with BP. Disabled annunciator output from its corresponding pin an square wave inphase with BP. When all annunciators are disabled, all these pins output 0V. #### **AVDD and AVSS** AVDD is the positive supply to the LCD bias Internal DC/DC Converter. AVSS is ground. #### vcc For using the Internal DC/DC Converter, a 0.1 $\mu$ F capacitor from this pin to AVSS is required. It can also be an external bias input pin if Internal DC/DC Converter is not used. Power is supplied to the LCD Driving Level Selector and HV Buffer Cell with this pin. Normally, this pin is not intended to be a power supply to other component. #### **DVDD** and **DVSS** Power is supplied to the digital control circuit of the driver using these two pins. DVDD is power and DVSS is ground. #### **OPERATION OF LIQUID CRYSTAL DISPLAY DRIVER** #### **Description of Block Diagram Module** #### **Command Decoder and Command Interface** This module determines whether the input data is interpreted as data or command. Data is directed to this module based upon the input of the D/C pin. If D/C high, data is written to Graphic Display Data RAM (GDDRAM). D/C low indicates that the input at D0-D7 is interpreted as a Command. Reset is of same function as Power ON Reset (POR). Once RES received the reset pulse, all internal circuitry will back to its initial status. Refer to Command Description section for more information. #### **MPU Parallel Interface** The parallel interface consists of 8 bi-directional data lines (D0-D7), R/W, and the CS. The R/W input High indicates a read operation from the Graphic Display Data RAM (GDDRAM). R/W input Low indicates a write operation to Display Data RAM or Internal Command Registers depending on the status of D/C input. The CS input serves as data latch signal (clock). Refer to AC operation conditions and characteristics section for Parallel Interface Timing Description. #### **Graphic Display Data RAM (GDDRAM)** The GDDRAM is a bit mapped static RAM holding the bit pattern to be displayed. The size of the RAM is determined by number of row times the number of column (120x17 = 2040 bits). Figure 5 is a description of the GDDRAM address map. For mechanical flexibility, re-mapping on both Segment and Common outputs are provided. Figure 5. Graphic Display Data RAM (GDDRAM) Address Map #### **Display Timing Generator** This module is an on chip low power RC oscillator circuitry (Figure 6). The oscillator frequency can be selected in the range of 15kHz to 50kHz by external resistor. One can enable the circuitry by software command. For external clock provided, feed the clock to OSC2 and leave OSC1 open. #### **Annunciator Control Circuit** The LCD waveform of the 3 annunciators and BP are generated by this module. The 3 independent annunciators are enabled by software command. Annunciator is also controlled by oscillator circuit. Before turning the annunciators on, the oscillator must be on in advance. Annunciator output waveform shown in Figure 7. Figure 6. Oscillator Circuitry Figure 7. Annunciators and BP Display Waveform #### LCD Driving Internal DC/DC Converter and Regulator This module generates the LCD voltage needed for display output. It takes a single supply input and generate necessary bias voltages. It consists of : - Voltage Doubler and Voltage Tripler - To generate the Vcc voltage. Either Doubler or Tripler can be enabled. - 2. Voltage Regulator - Feedback gain control for initial LCD voltage. It can also be used with external contrast control. - 3. Voltage Divider - Divide the LCD display voltage ( $V_{LL2}$ - $V_{LL6}$ ) from the regulator output. This is a low power consumption circuit which can save the most display current compare with traditional resistor ladder method. - 4. Self adjust temperature compensation circuitry - Provide 4 different compensation grade selections to satisfy the various liquid crystal temperature grades. The grading can be selected by software control. - 5. Contrast Control Block - Software control of 16 voltage levels of LCD voltage. - All blocks can be individually turned off if external DC/DC Converter is employed. #### 17 Bit Latch / 120 Bit Latch A 137 bit long register which carry the display signal information. First 17 bits are Common driving signals and other 120 bits are Segment driving signals. Data will be input to the HV-buffer Cell for bumping up to the required level. # **Level Selector** Level Selector is a control of the display synchronization. Display voltage can be separated into two sets and used with different cycles. Synchronization is important since it selects the required LCD voltage level to the HV Buffer Cell for output signal voltage pump. #### **HV Buffer Cell (Level Shifter)** HV Buffer Cell works as a level shifter which translates the low voltage output signal to the required driving voltage. The output is shifted out with an internal FRM clock which comes from the Display Timing Generator. The voltage levels are given by the level selector which is synchronized with the internal M signal. MC141531 MOTOROLA # **LCD Panel Driving Waveform** The following is an example of how the Common and Segment drivers may be connected to a LCD panel. The waveforms shown in Figure 8a, 8b and 8c illustrate the desired multiplex scheme. Figure 8a. LCD Display Example "0" Figure 8b. LCD Driving Signal from MC141531 Figure 8c. Effective LCD waveform on LCD pixel #### **Command Description** #### Set Display On/Off (Display Mode / Stand-by Mode) The Display On command turns the LCD Common and Segment outputs on and has no effect to the annunciator output. This command starts the conversion of data in GDDRAM to necessary waveforms on the Common and Segment driving outputs. The on-chip bias generator is also turned on by this command. (Note: "Set Oscillator On" command should be sent before "Set Display On") The Display Off command turn the display off and the states of the LCD driver are as follow during display off: - 1. The Common and Segment outputs are fixed at V<sub>LL1</sub> (V<sub>SS</sub>). - 2. The bias Internal DC/DC Converter is turned off. - 3. The RAM and content of all registers are retained. - 4. IC will accept new commands and data. The status of the Annunciators and Oscillator are not affected by this command. Note: DON'T USE ICON DISPLAY MODE DURING DISPLAY OFF. #### **Set GDDRAM Column Address** This command positions the address pointer on a column location. The address can be set to location 00H-77H (120 columns). The column address will be increased automatically after a read or write operation. Refer to "Address Increment Table" and command "Set GDDRAM Page Address" for further information. #### Set GDDRAM Page Address This command positions the row address to 1 of 3 possible positions in GDDRAM. Refer to figure 5. #### **Master Clear GDDRAM** This command is to clear the content of page 1 and 2 of the Display Data RAM to zero. Issue this command followed by a dummy write command. #### **Master Clear Icons** This command is used to clear the data in page 3 of GDDRAM which stores the icon line data. Before using this command, set the page address to Page 3 by the command "Set GDDRAM Page Address". A dummy write data is also needed after this "Master Clear Icons" command to make the clear icon action effective. #### **Set Display Mode** This command switch the driver to full display mode or low power icon mode. In low power icon mode, only icons (driven by COM16) and annunciators are displayed, and the DC-DC converter, the Internal DC/DC Converter and the regulator are disabled. Do select 1/17 Mux ratio before using the low power icon mode. Note: DON'T USE ICON DISPLAY MODE DURING DISPLAY OFF. #### **Set Multiplex Ratio** In normal display mode, the multiplex ratio could be set to be 1/16 or 1/17. For 1/16 Mux Ratio, COM16 signal should not be connected to the panel. #### Set Icon Mode A/B In Icon mode A, on-pixels are stressed by a voltage with root-mean-square value of $0.87 \text{xV}_{DD}$ , whereas off-pixels by $0.5 \text{xV}_{DD}$ . In icon mode B, on-pixels are stressed by a voltage with root-mean-square value of $0.71 \text{xV}_{DD}$ , whereas off-pixels by $0.41 \text{xV}_{DD}$ . This command is used to control the contrast of the icon line (Com16) under icon mode #### **Set Vertical Scroll Value** This command maps the selected GDDRAM row (00H-0FH) to Com0. With scroll value equals to 0, Row 0 of GDDRAM is mapped to Com0 and Row 1 through Row 15 are mapped to Com1 through Com15 respectively. With scroll value equal to 1, Row 1 of GDDRAM is mapped to Com0, then Row 2 through Row 15 will be mapped to Com1 through Com14 respectively and Row 0 will be mapped to Com15. #### Save / Restore Column Address With bit option = 1 in this command, the Save / Restore Column Address command saves a copy of the Column Address of GDDRAM. With a bit option = 0, this command restores the copy obtained from the previous execution of saving column address. This instruction is very useful for writing full graphics characters that are larger than 8 pixels vertically. #### **Set Column Mapping** This instruction selects the mapping of GDDRAM to Segment drivers for mechanical flexibility. There are 2 mappings to select: - Column 0 Column 119 of GDDRAM mapped to Seg0-Seg119 respectively; - Column 0 Column 119 of GDDRAM mapped to Seg119-Seg0 respectively. Detail information please refer to section "Display Output Description". #### **Set Row Mapping** This command selects the mapping of GDDRAM to Common Drivers for mechanical flexibility. There are 2 mappings to select: - 1. Row 0 Row 15 of GDDRAM to Com0 Com15 respectively; - Row 0 Row 15 of GDDRAM to Com15 Com0 respectively. Output of Row 16 (Com16) will not be changed by this command. See section "Display Output Description" for related information. #### **Set Annunciator Control Signals** This command is used to control the active states of the 3 stand alone annunciator drivers. #### Set Oscillator Enable / Disable This command is used to either turn on or off the oscillator. For using internal or external oscillator, this command should be executed. The setting for this command is not affected by command "Set Display On/Off" and "Set Annunciator Control Signal". See command "Set Internal / External Oscillator" for more information #### Set Internal / External Oscillator This command is used to select either internal or external oscillator. When internal oscillator is selected, feedback resistor between OSC1 and OSC2 is needed. For external oscillation circuit, feed clock input signal to OSC2 and leave OSC1 open. #### Set Internal DC/DC Converter On/Off Use this command to select the Internal DC/DC Converter to generate the $V_{CC}$ from $AV_{DD}$ . Disable the Internal DC/DC Converter if external Vcc is provided. #### Set Voltage Doubler / Tripler Use this command to choose Doubler or Tripler when the Internal DC/DC Converter is enabled. #### Set Internal Regulator On/Off Choose bit option 0 to disable the Internal Regulator. Choose bit option 1 to enable Internal Regulator which consists of the internal contrast control and temperature compensation circuits. #### Set Internal Voltage Divider On/Off If the Internal Voltage Divider is disabled, external bias can be used for $V_{LL6}$ to $V_{LL2}$ . If the Internal Voltage Divider is enabled, the internal circuit will generated the 1:5 bias driving voltage. #### Set Internal Contrast Control On/Off This command is used to turn on or off the internal control of delta voltage of the bias voltages. With bit option = 1, the software selection for delta bias voltage control is enabled. With bit option = 0, internal contrast control is disabled. #### Increase / Decrease Contrast Level If the internal contrast control is enabled, this command is used to increase or decrease the contrast level within the 16 contrast levels. The contrast level starts from lowest value after POR. #### **Set Contrast Level** This command is to select one of the 16 contrast levels when internal contrast control circuitry is in use. After power-on reset, the contrast level is the lowest. #### **Set Temperature Coefficient** This command can select 4 different LCD driving voltage temperature coefficients to match various liquid crystal temperature grades. Those temperature coefficients are specified in Electrical Characteristics Tables. #### **COMMAND TABLE** | Bit Pattern | Command | Comment | | |-----------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 000000X <sub>1</sub> X <sub>0</sub> | Set GDDRAM Page Address | Set GDDRAM Page Address using $X_1X_0$ as address bits. $X_1X_0$ =00 : page 1 (POR) $X_1X_0$ =01 : page 2 $X_1X_0$ =10 : page 3 | | | 0001X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> | Set Contrast Level | With R/ $\overline{W}$ pin input low, set one of the 16 available values to the internal contrast register, using $X_3X_2X_1X_0$ as data bits. The contrast register is reset to 0000 during POR. | | | 0010000X <sub>0</sub> | Set Voltage Doubler / Tripler | X <sub>0</sub> =0 : Set Voltage Tripler (POR)<br>X <sub>0</sub> =1 : Set Voltage Doubler | | | 0010001X <sub>0</sub> | Set Column Mapping | X <sub>0</sub> =0 : Col0 to Seg0 (POR)<br>X <sub>0</sub> =1 : Col0 to Seg119 | | | 0010010X <sub>0</sub> | Set Row Mapping | $X_0=0$ : Row0 to Com0<br>$X_0=1$ : Row0 to Com15 | | | 0010100X <sub>0</sub> | Set Display On/Off | $X_0=0$ : display off (POR)<br>$X_0=1$ : display on | | | 0010101X <sub>0</sub> | Set Internal DC/DC Converter On/Off | X <sub>0</sub> =0 : Internal DC/DC Converter off(POR)<br>X <sub>0</sub> =1 : Internal DC/DC Converter on | | | 0010110X <sub>0</sub> | Set Internal Regulator On/Off | $\begin{array}{l} X_0 \!\!=\!\! 0 : \text{Internal Regulator off(POR)} \\ X_0 \!\!=\!\! 1 : \text{Internal Regulator on} \\ \text{When application uses a supply with built-in temperature compensation, the regulator should be disabled.} \end{array}$ | | | 00101111X <sub>0</sub> | Set Internal Voltage Divider On/Off | $\rm X_0$ =0 : Internal Voltage Divider off (POR) $\rm X_0$ =1 : Internal Voltage Divider on When an external bias network is preferred, the voltage divider should be disabled. | | | 0011000X <sub>0</sub> | Set Internal Contrast Control On/Off | $\rm X_0$ =0 : Internal Contrast Control off (POR) $\rm X_0$ =1 : Internal Contrast Control on Internal contrast circuits can be disabled if external contrast circuits is preferred. | | | 0011001X <sub>0</sub> | Set Display Mode | X <sub>0</sub> =0 : normal display mode (1/16 or 1/17 mux) (POR)<br>X <sub>0</sub> =1 : low power icon display mode | | | 0011010X <sub>0</sub> | Save/Restore GDDRAM Column<br>Address | X <sub>0</sub> =0 : restore address<br>X <sub>0</sub> =1 : save address | | | 00110110 | Master Clear GDDRAM | Master clear page 1 and 2 of GDDRAM | | | 00110111 | Master Clear of Icons | Master Clear of icon line (Com16) | | | 0011101X <sub>0</sub> | Reserved. | $X_0$ =0: normal operation (POR) $X_0$ =1: test mode (Note: Make sure to set $X_0$ =0 during application) | | MC141531 MOTOROLA | Bit Pattern | Command | Comment | |-----------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0011110X <sub>0</sub> | Set Multiplex Ratio | $X_0=0: 1/16 \text{ Mux ratio (POR)}$<br>$X_0=1: 1/17 \text{ Mux ratio}$ | | 0011111X <sub>0</sub> | Set Icon Mode A/B | X <sub>0</sub> =0 : icon mode A (POR)<br>X <sub>0</sub> =1 : icon mode B | | 0100X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> | Set Vertical Scroll Value | Use $X_3X_2X_1X_0$ as number of lines to scroll.<br>Scroll value = 0 upon POR | | 01100A <sub>1</sub> A <sub>0</sub> X <sub>0</sub> | Set Annunciator Control Signals | $\begin{array}{l} A_1A_0{=}00: \text{ select annunciator 1 (POR)} \\ A_1A_0{=}01: \text{ select annunciator 2} \\ A_1A_0{=}10: \text{ select annunciator 3} \\ X_0{=}0: \text{ turn selected annunciator off (POR)} \\ X_0{=}1: \text{ turn selected annunciator on} \end{array}$ | | 01101000 | Reserved | | | 011011X <sub>1</sub> X <sub>0</sub> | Set Temperature Coefficient | X <sub>1</sub> X <sub>0</sub> = 00 : 0.00% (POR)<br>X <sub>1</sub> X <sub>0</sub> = 01 : -0.18%<br>X <sub>1</sub> X <sub>0</sub> = 10 : -0.22%<br>X <sub>1</sub> X <sub>0</sub> = 11 : -0.35% | | 0111000X <sub>0</sub> | Increase / Decrease Contrast Value | X <sub>0</sub> =0 : Decrease by one X <sub>0</sub> =1 : Increase by one (Note: increment/decrement wraps round among the 16 contrast levels. Start at the lowest level when POR.) | | 0111011X <sub>0</sub> | Reserved | $X_0$ =0: normal operation (POR) $X_0$ =1: test mode select (Note: Make sure to set $X_0$ =0 during application) | | 0111101X <sub>0</sub> | Set External / Internal Oscillator | X <sub>0</sub> =0: External oscillator (POR) X <sub>0</sub> =1: Internal oscillator. For internal oscillator place a resistor between OSC1 and OSC2. For external oscillator mode, feed clock input to OSC2. | | 0111111X <sub>0</sub> | Set Oscillator Disable / Enable | $X_0 = 0$ : oscillator master disable (POR) $X_0 = 1$ : oscillator master enable. This is the master control for oscillator circuitry. This command should be issued after the "External / Internal Oscillator" command. | | 1X <sub>6</sub> X <sub>5</sub> X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> | Set GDDRAM Column Address | Set GDDRAM Column Address. Use $X_6X_5X_4X_3X_2X_1X_0$ as address bits. | #### Data Read / Write To read data from the GDDRAM, input High to $R\overline{W}$ pin and $D\overline{C}$ pin. Data is valid at the falling edge of $\overline{CS}$ . And the GDDRAM column address pointer will be increased by one automatically. To write data to the GDDRAM, input Low to $R/\overline{W}$ pin and High to $D/\overline{C}$ pin. Data is latched at the falling edge of $\overline{CS}$ . And the GDDRAM column address pointer will be increased by one automatically. No auto address pointer increment will be performed for the Dummy Write Data after Master Clear GDDRAM. (Refer to the "Commands Required for R/W Actions on RAM" Table) # **Address Increment Table (Automatic)** | D/C | R/W | Comment | Address Increment | Remarks | |-----|-----|---------------|-------------------|---------| | 0 | 0 | Write Command | No | | | 0 | 1 | Read Command | No (invalid mode) | *1 | | 1 | 0 | Write Data | Yes | *2 | | 1 | 1 | Read Data | Yes | | Address Increment is done automatically data read write. The column address pointer of GDDRAM\*3 is affected. Remarks: \*1. Only data is read from RAM. - \*2. If write data is issued after Command Clear RAM, Address increase is not applied. - \*3. Column Address will be wrapped round when overflow. # **Power Up Sequence (Commands Required)** | Command Required | POR Status | Remarks | |------------------------------------|----------------------|------------| | Set External / Internal Oscillator | External | *1 | | Set Voltage Tripler / Doubler | Tripler | *1 | | Internal DC/DC Converter On | Off | *1 | | Set Internal Regulator On | Off | *1 | | Set Temperature Coefficient | TC=0% | *1, *3 | | Set Internal Contrast On | Off | *1, *3 | | Set Contrast Level | Contrast Level = 0 | *1, *2, *3 | | Set Internal Voltage Divider On | Off | *1 | | Set Column Mapping | Seg. 0 = Col. 0 | *1 | | Set Row Mapping | Com. 0 = Row 0 | *1 | | Set Vertical Scroll Value | Scroll Value = 0 | *1 | | Set Oscillator Enable | Disable | | | Set Annunciator Control Signals | Annunciators all off | *1 | | Master Clear GDDRAM | Random | | | Dummy Write Data | | | | Set Display On | Off | | #### Remarks: - \*1 -- Required only if desired status differ from POR. - \*2 -- Effective only if Internal Contrast Control is enabled. - \*3 -- Effective only if Regulator is enabled. MC141531 MOTOROLA # **Commands Required for Display Mode Setup** | Display Mode Commands Required | | | |--------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | Normal Display Mode | Set External / Internal Oscillator<br>Set Oscillator Enable,<br>Set Display On. | (0111101X <sub>0</sub> )*<br>(01111111)*<br>(00101001)* | | Icon Display Mode | Set Internal Oscillator Set Oscillator Enable, Set Display Mode to Icon Display Mode Set Display On. | (01111011)*<br>(01111111)*<br>(00110011)*<br>(00101001)* | | Annunciator Display | Set External / Internal Oscillator<br>Set Oscillator Enable,<br>Set Annunciator On/Off. | (0111101X <sub>0</sub> )*<br>(01111111)*<br>(01100A <sub>1</sub> A <sub>0</sub> X <sub>0</sub> )* | | Standby Mode | Set Display Off,<br>Set Oscillator Disable. | (00101000)*<br>(01111110)* | Other Related Command with Display Mode: Set Column Mapping, Set Row Mapping, Set Vertical Scroll Value. # Commands Related to Internal DC/DC Converter: Set Oscillator Disable / Enable, Set Internal Regulator On/Off, Set Temperature Coefficient, Set Internal Contrast Control On/Off, Increase / Decrease Contrast Level, Set Internal Voltage Divider On/Off, Set Display On/Off, Set Internal / External Oscillator, Set Contrast Level, Set Voltage Doubler / Tripler # Commands Required for R/W Actions on RAM | R/W Actions on RAMs | Commands Required | Commands Required | | | |---------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Read/Write Data from/to GDDRAM. | Set GDDRAM Page Address<br>Set GDDRAM Column Address<br>Read/Write Data | (000000X <sub>1</sub> X <sub>0</sub> )*<br>(1X <sub>6</sub> X <sub>5</sub> X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> )*<br>(X <sub>7</sub> X <sub>6</sub> X <sub>5</sub> X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> ) | | | | Save/Restore GDDRAM Column Address. | Save/Restore GDDRAM Column Address. | (0011010X <sub>0</sub> ) | | | | Increase GDDRAM Column Address by One | Dummy Read Data | $(X_7X_6X_5X_4X_3X_2X_1X_0)$ | | | | Master Clear GDDRAM | Master Clear GDDRAM Dummy Write Data | (00110110)<br>(X <sub>7</sub> X <sub>6</sub> X <sub>5</sub> X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> ) | | | <sup>\*</sup> No need to resend the command again if it is set previously. The read / write action to the Display Data RAM does not depend on the display mode. This means the user can change the RAM content whether the target RAM content is being displayed. <sup>\*</sup> No need to resend the command again if it is set previously. # **Display Output Description** This is an example of output pattern on the LCD panel. The following table is a description of what is inside the CDDRAM, CGRAM and GDDRAM. Figure 9b and 9c are the output pattern on the LCD display with different command enabled. (Display Mode, Page Swapping, Scrolling, Column Re-map and Row Re-map) #### Content of GDDRAM | PAGE 1 | 5 | Α | 5 | Α | 5 | Α | 5 | A | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |--------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | | 5 | A | 5 | A | 5 | A | 5 | A | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PAGE 2 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | C | Figure 9b Figure 9c. Examples of LCD display with different command enabled # PACKAGE DIMENSIONS MC141531T TAB PACKAGE DIMENSION - 1 98ASL00247A ISSUE0 - 2. IF NOT SPECIFIED, SIZE IN MILLIMETER - 3. UNSPECIFIED DIMENSION TOLERANCE IS $\pm 0.05$ - 4. BASE MATERIAL: 75 MICRON UPILEX-S - 5. COPPER TYPE: 3/4 OZ COPPER (THICKNESS TYP. 25 MICROMETER, MIN 18 MICROMETER) - 6. 4 SPROCKET HOLES DEVICE - 7. OPTIONAL FEATURE FOR SPS INTERNAL USE ONLY WHICH MAY BE REPLACED BY Ø 2.0 MM HOLE. # PACKAGE DIMENSIONS MC141531T TAB PACKAGE DIMENSION - 2 98ASL00247A ISSUE0 0.400 # **Application Circuit** #### 16/17 MUX Display with Analog Circuitry enabled, Tripler enabled and 1:5 bias #### Remark - 1. Capacitor between C2N and C2P can be omitted only if doubler is enable. - 2. Resistor across OSC1 and OSC2 can be omitted if external oscillator is used. - 3. VR and VF can be left open for Regulator disable, TC = 0% and Contrast Disable. - 4. RES, CS, R/W and D/C should be at a known state. - 5. CS line low at Standby Mode. # **Application Circuit** # 16/17 MUX Display with Analog Circuit disabled, External Bias #### Remark - 1. Value of the resistors depends on the LCD panel characteristic. - 2. $\overline{RES}$ , $\overline{CS}$ , $R/\overline{W}$ and $D/\overline{C}$ should be at a known state. - 3. $\overline{\text{CS}}$ line low at Standby Mode. #### Die Pad Coordinate of MC141531 SEG109 SEG108 SEG107 SEG106 SEG105 SEG104 SEG103 4254 4254 4306 4230 4154 4078 4001 64.8 141 631.5 631.5 631.5 631.5 631.5 108x50 108x50 50x108 50x108 50x108 50x108 50x108 64 65 66 67 68 | Pad | Pin Name | X (um) | Y(um) | Bump<br>Size (um) | Pad | Pin Name | X (um) | Y(um) | Bump<br>Size (um) | Pad | Pin Name | X (um) | Y(um) | Bump<br>Size (um) | |----------|-----------|--------|--------|-------------------|-----|----------|--------|-------|-------------------|-----|----------|---------|---------|-------------------| | 1 | OSC2 | -3685 | -762.9 | 76x76 | 71 | SEG102 | 3925 | 631.5 | 50x108 | 141 | SEG32 | -1409 | 631.5 | 50x108 | | 2 | AVSS | -3487 | -762.9 | 76x76 | 72 | SEG101 | 3849 | 631.5 | 50x108 | 142 | SEG31 | -1485 | 631.5 | 50x108 | | 3 | VR | -3290 | -762.9 | 76x76 | 73 | SEG100 | 3773 | 631.5 | 50x108 | 143 | SEG30 | -1561 | 631.5 | 50x108 | | 4 | VF | -3183 | -762.9 | 76x76 | 74 | SEG99 | 3697 | 631.5 | 50x108 | 144 | SEG29 | -1637 | 631.5 | 50x108 | | 5 | VCC | -2985 | -762.9 | 76x76 | 75 | SEG98 | 3620 | 631.5 | 50x108 | 145 | SEG28 | -1714 | 631.5 | 50x108 | | 6 | C- | -2787 | -762.9 | 76x76 | 76 | SEG97 | 3544 | 631.5 | 50x108 | 146 | SEG27 | -1790 | 631.5 | 50x108 | | 7 | C+ | -2590 | -762.9 | 76x76 | 77 | SEG96 | 3468 | 631.5 | 50x108 | 147 | SEG26 | -1866 | 631.5 | 50x108 | | 8 | VLL6 | -2392 | -762.9 | 76x76 | 78 | SEG95 | 3392 | 631.5 | 50x108 | 148 | SEG25 | -1942 | 631.5 | 50x108 | | 9 | VLL5 | -2194 | -762.9 | 76x76 | 79 | SEG94 | 3316 | 631.5 | 50x108 | 149 | SEG24 | -2018 | 631.5 | 50x108 | | 10 | VLL4 | -1997 | -762.9 | 76x76 | 80 | SEG93 | 3239 | 631.5 | 50x108 | 150 | SEG23 | -2095 | 631.5 | 50x108 | | 11 | OSC1 | -1789 | -762.9 | 76x76 | 81 | SEG92 | 3163 | 631.5 | 50x108 | 151 | SEG22 | -2171 | 631.5 | 50x108 | | 12 | VLL3 | -1682 | -762.9 | 76x76 | 82 | SEG91 | 3087 | 631.5 | 50x108 | 152 | SEG21 | -2247 | 631.5 | 50x108 | | 13 | VLL2 | -1485 | -763.2 | 76x76 | 83 | SEG90 | 3011 | 631.5 | 50x108 | 153 | SEG20 | -2323 | 631.5 | 50x108 | | 14 | C1N | -1287 | -762.9 | 76x76 | 84 | SEG89 | 2935 | 631.5 | 50x108 | 154 | SEG19 | -2399 | 631.5 | 50x108 | | 15 | C1P | -1089 | -762.9 | 76x76 | 85 | SEG88 | 2858 | 631.5 | 50x108 | 155 | SEG18 | -2476 | 631.5 | 50x108 | | 16 | C2N | -891.6 | -762.9 | 76x76 | 86 | SEG87 | 2782 | 631.5 | 50x108 | 156 | SEG17 | -2552 | 631.5 | 50x108 | | 17 | C2P | -693.9 | -762.9 | 76x76 | 87 | SEG86 | 2706 | 631.5 | 50x108 | 157 | SEG16 | -2628 | 631.5 | 50x108 | | 18 | AVDD | -496.2 | -762.9 | 76x76 | 88 | SEG85 | 2630 | 631.5 | 50x108 | 158 | SEG15 | -2704 | 631.5 | 50x108 | | 19 | AVDD | -298.5 | -762.9 | 76x76 | 89 | SEG84 | 2554 | 631.5 | 50x108 | 159 | SEG14 | -2780 | 631.5 | 50x108 | | 20 | DVSS | -99 | -762.9 | 76x76 | 90 | SEG83 | 2477 | 631.5 | 50x108 | 160 | SEG13 | -2857 | 631.5 | 50x108 | | 21 | DVSS | 18 | -762.9 | 76x76 | 91 | SEG82 | 2401 | 631.5 | 50x108 | 161 | SEG12 | -2933 | 631.5 | 50x108 | | 22 | DVSS | 124.8 | -762.9 | 76x76 | 92 | SEG81 | 2325 | 631.5 | 50x108 | 162 | SEG11 | -3009 | 631.5 | 50x108 | | 23 | D7 | 241.8 | -762.9 | 76x76 | 93 | SEG80 | 2249 | 631.5 | 50x108 | 163 | SEG10 | -3085 | 631.5 | 50x108 | | 24 | DVSS | 348.6 | -762.9 | 76x76 | 94 | SEG79 | 2173 | 631.5 | 50x108 | 164 | SEG9 | -3161 | 631.5 | 50x108 | | 25 | D6 | 465.6 | -762.9 | 76x76 | 95 | SEG78 | 2096 | 631.5 | 50x108 | 165 | SEG8 | -3238 | 631.5 | 50x108 | | 26<br>26 | DVSS | 572.4 | -762.9 | 76x76 | 96 | SEG77 | 2020 | 631.5 | 50x108 | 166 | SEG7 | -3314 | 631.5 | 50x108 | | 20<br>27 | DV 33 | | -762.9 | 76x76 | | SEG76 | | 631.5 | | _ | | | | | | | | 689.4 | | | 97 | | 1944 | | 50x108 | 167 | SEG6 | -3390 | 631.5 | 50x108 | | 28 | DVSS | 796.2 | -762.9 | 76x76 | 98 | SEG75 | 1868 | 631.5 | 50x108 | 168 | SEG5 | -3466 | 631.5 | 50x108 | | 29 | D4 | 913.2 | -762.9 | 76x76 | 99 | SEG74 | 1792 | 631.5 | 50x108 | 169 | SEG4 | -3542 | 631.5 | 50x108 | | 30 | DVSS | 1020 | -762.9 | 76x76 | 100 | SEG73 | 1715 | 631.5 | 50x108 | 170 | SEG3 | -3619 | 631.5 | 50x108 | | 31 | D3 | 1137 | -762.9 | 76x76 | 101 | SEG72 | 1639 | 631.5 | 50x108 | 171 | SEG2 | -3695 | 631.5 | 50x108 | | 32 | DVSS | 1244 | -762.9 | 76x76 | 102 | SEG71 | 1563 | 631.5 | 50x108 | 172 | SEG1 | -3771 | 631.5 | 50x108 | | 33 | D2 | 1361 | -762.9 | 76x76 | 103 | SEG70 | 1487 | 631.5 | 50x108 | 173 | SEG0 | -3847 | 631.5 | 50x108 | | 34 | DVSS | 1468 | -762.9 | 76x76 | 104 | SEG69 | 1411 | 631.5 | 50x108 | 174 | COM16 | -3930 | 631.5 | 50x108 | | 35 | D1 | 1585 | -762.9 | 76x76 | 105 | SEG68 | 1334 | 631.5 | 50x108 | 175 | COM15 | -4006 | 631.5 | 50x108 | | 36 | DVSS | 1691 | -762.9 | 76x76 | 106 | SEG67 | 1258 | 631.5 | 50x108 | 176 | COM14 | -4082 | 631.5 | 50x108 | | 37 | D0 | 1808 | -762.9 | 76x76 | 107 | SEG66 | 1182 | 631.5 | 50x108 | 177 | COM13 | -4159 | 631.5 | 50x108 | | 38 | DVSS | 1915 | -762.9 | 76x76 | 108 | SEG65 | 1106 | 631.5 | 50x108 | 178 | COM12 | -4235 | 631.5 | 50x108 | | 39 | <u>cs</u> | 2032 | -762.9 | 76x76 | 109 | SEG64 | 1030 | 631.5 | 50x108 | 179 | COM11 | -4311 | 631.5 | 50x108 | | 40 | DVSS | 2139 | -762.9 | 76x76 | 110 | SEG63 | 953.4 | 631.5 | 50x108 | 180 | COM10 | -4254 | 140.1 | 108x50 | | 41 | R/W | 2256 | -762.9 | 76x76 | 111 | SEG62 | 877.2 | 631.5 | 50x108 | 181 | СОМ9 | -4254 | 63.9 | 108x50 | | 42 | DVSS | 2363 | -762.9 | 76x76 | 112 | SEG61 | 801 | 631.5 | 50x108 | 182 | COM8 | -4254 | -12.3 | 108x50 | | 43 | D/C | 2480 | -762.9 | 76x76 | 113 | SEG60 | 724.8 | 631.5 | 50x108 | 183 | COM7 | -4254 | -88.5 | 108x50 | | 44 | RES | 2587 | -762.9 | 76x76 | 114 | SEG59 | 648.6 | 631.5 | 50x108 | 184 | COM6 | -4254 | -164.7 | 108x50 | | 45 | DVDD | 2794 | -762.9 | 76x76 | 115 | SEG58 | 572.4 | 631.5 | 50x108 | 185 | COM5 | -4254 | -240.9 | 108x50 | | 46 | BP | 2901 | -762.9 | 76x76 | 116 | SEG57 | 496.2 | 631.5 | 50x108 | 186 | COM4 | -4254 | -317.1 | 108x50 | | 47 | DVSS | 3018 | -762.9 | 76x76 | 117 | SEG56 | 420 | 631.5 | 50x108 | 187 | СОМЗ | -4254 | -393.3 | 108x50 | | 48 | ANNUN2 | 3125 | -762.9 | 76x76 | 118 | SEG55 | 343.8 | 631.5 | 50x108 | 188 | COM2 | -4254 | -469.5 | 108x50 | | 49 | DVSS | 3242 | -762.9 | 76x76 | 119 | SEG54 | 267.6 | 631.5 | 50x108 | 189 | COM1 | -4254 | -545.7 | 108x50 | | 50 | ANNUN1 | 3348 | -762.9 | 76x76 | 120 | SEG53 | 191.4 | 631.5 | 50x108 | 190 | COM0 | -4254 | -621.9 | 108x50 | | 51 | DVSS | 3465 | -762.9 | 76x76 | 121 | SEG52 | 115.2 | 631.5 | 50x108 | 191 | COM16 | -4254 | -698.1 | 108x50 | | 52 | ANNUN0 | 3572 | -762.9 | 76x76 | 122 | SEG51 | 39 | 631.5 | 50x108 | | 1 3 3 10 | .207 | 1 000.1 | 1.00000 | | 53 | DVSS | 3689 | -762.9 | 76x76 | 123 | SEG50 | -37.2 | 631.5 | 50x108 | 1 | | | | | | 54 | SEG119 | 4254 | -697.2 | 108x50 | 123 | SEG49 | -113.4 | 631.5 | 50x108 | 1 | | Die Si- | . 250 | 5 X 78 mi | | | | | | | | | | | | 1 | | DIE SIZ | | 2 V 10 IIII | | 55 | SEG118 | 4254 | -621 | 108x50 | 125 | SEG48 | -189.6 | 631.5 | 50x108 | 1 | | | | | | 56 | SEG117 | 4254 | -544.8 | 108x50 | 126 | SEG47 | -265.8 | 631.5 | 50x108 | 1 | | | | | | 57 | SEG116 | 4254 | -468.6 | 108x50 | 127 | SEG46 | -342 | 631.5 | 50x108 | 1 | | | | | | 58 | SEG115 | 4254 | -392.4 | 108x50 | 128 | SEG45 | -418.2 | 631.5 | 50x108 | 1 | | | | | | 59 | SEG114 | 4254 | -316.2 | 108x50 | 129 | SEG44 | -494.4 | 631.5 | 50x108 | | | | | | | 60 | SEG113 | 4254 | -240 | 108x50 | 130 | SEG43 | -570.6 | 631.5 | 50x108 | ] | | | | | | 31 | SEG112 | 4254 | -163.8 | 108x50 | 131 | SEG42 | -646.8 | 631.5 | 50x108 | 1 | | | | | | 52 | SEG111 | 4254 | -87.6 | 108x50 | 132 | SEG41 | -723 | 631.5 | 50x108 | 1 | | | | | | 63 | SEG110 | 4254 | -11.4 | 108x50 | 133 | SEG40 | -799.2 | 631.5 | 50x108 | 1 | | | | | | 64 | SEG109 | 4254 | 64.8 | 108x50 | 134 | SEG39 | -875.4 | 631.5 | 50x108 | 1 | | | | | **MOTOROLA** MC141531 50x108 50x108 50x108 50x108 50x108 50x108 50x108 134 SEG39 SEG38 SEG37 SEG36 SEG35 SEG34 140 SEG33 135 136 138 139 -875.4 -951.6 -1028 -1104 -1180 -1256 -1333 631.5 631.5 631.5 631.5 631.5 631.5 631.5