**TOSHIBA** TC9216P,17P/F TOSHIBA DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC # TC9216P, TC9217P, TC9217F TC9216P TC9217P TC9217F # HIGH SPEED PLL FOR DTS TC9216P, TC9217P, TC9217F are a high speed PLL-LSI with built-in 2 modulus prescaler. Each function is controlled through 3 serial bus lines and high performance digital tuning system can be constituted. #### **FEATURES** - Suitable for DTS of Hi-Fi tuner and car stereo - Built-in prescaler, and it can operate 30~140MHz (2 modulus type) at FM band and 0.5~40MHz (2 modulus type or direct frequency dividing type) at AM band. - Built-in 16bit programmable counter, two parallel outputs phase comparator, crystal oscillator and reference counter. - Crystal resonator can be used 4.5MHz or 7.2MHz. - 15 kinds of reference frequency can be selected. (when crystal is used 4.5MHz) (Ref = 0.5k, 1k, 2.5k, 3k, 3.125k, 3.90625k, 5k, 6.25k, 7.8125k, 9k, 10k, 12.5k, 25k, 50k, 100kHz) - Frequency measurement (HFC<sub>IN</sub>, LFC<sub>IN</sub>) of intermediate frequency etc. and periodic measurement (SC<sub>IN</sub>) of low frequency pilot signal etc. are possible by built-in 16bit universal type frequency counter. (Note: TC9216P does not have periodic measurement function.) - Built-in abundant general purpose input/output terminal and usable for control radio circuit part. - SOP20-P-300-1.27 Weight DIP16-P-300-2.54A : 1.0g (Typ.) DIP20-P-300-2.54A : 1.4g (Typ.) SOP20-P-300-1.27 : 0.48g (Typ.) DIP16-P-300-2.54A DIP20-P-300-2.54A - All of function controls are performed through 3 serial bus lines. - Operating voltage range : $V_{DD} = 5.0 \pm 0.5 \text{V}$ , and it is CMOS structure. - Package is DIP-16 pin (TC9216P) and DIP-20 pin (TC9217P) and SOP-20 pin (TC9217F). #### 980508EBA2 TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. #### **PIN CONNECTION** 980508EBA2' The products described in this document are subject to foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. #### **BLOCK DIAGRAM** (Note) Mark terminals are not existence in TC9216P. Terminal name of TC9216P is shown in parentheses. Others are common terminals. # **PIN FUNCTION** | PIN<br>No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | | | |------------|-------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--| | 1 | XT | Crystal Oscillator | Crystal resonator of 7.2MHz<br>or 4.5MHz shall be connected<br>to this terminal to generate | T VDD | | | | 2 | XT | Terminal | reference frequency and internal clock. | XT XT | | | | 3 | DATA | Serial Data Input/<br>Output | Serial I/O port. Serial data transfer is performed between controller | V <sub>DD</sub> V <sub>DD</sub> | | | | 4 | CLOCK | Clock Signal Input | and these terminals to control universal counter and I/O port, and sets frequency | | | | | 5 | PERIOD | Period Signal Input | dividing numbers and frequency dividing mode. | DATA CLOCK, PERIOD | | | | 6 | OT-1 | | These terminals are CMOS structure and used as output | Von | | | | 7 | OT-2 | General Purpose | of control signal etc. | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | | 8 | OT-3 | Output Port | They are set to "L" level at power "ON". | | | | | 9 | OT-4 | | (OT-4 of TC9216P can be used by switching DO2.) | | | | | 10<br>(9) | I/O-5 | General Purpose I/O | These terminals are CMOS structure and can be used freely as input or output. It becomes input port at | V <sub>DD</sub> | | | | 11 (-) | I / O-6 | Port | power "ON".<br>(Exclusive terminal of I/O<br>port is only I/O-5 in<br>TC9216P.) | | | | | 12 (-) | I / O-7 ·<br>SC <sub>IN</sub> | General Purpose I/O<br>Port/Universal<br>Counter Periodic<br>Measurement Input | This terminal is general purpose I/O port. It can be also used as signal input terminal which performs periodic measurement of low frequency signal by program control. (Note)It is set input mode of I/O port at power "ON". | V <sub>DD</sub> | | | | PIN<br>No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |------------|---------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 13<br>(-) | I / O-8 ·<br>HFC <sub>IN</sub> | General Purpose I/O<br>port/Universal | These terminals are general purpose I/O ports. They can be also used as input terminals for frequency measurement of universal counter by program control. Frequency measurement is available for intermediate frequency measurement etc. | V <sub>DD</sub> | | 14<br>(10) | I / O-9 ·<br>LFC <sub>IN</sub><br>(I / O-6 ·<br>LFC <sub>IN</sub> ) | Counter Frequency<br>Measurement Input | It is with built-in amp. and can operate small amplitude signal with capacitor coupling. (TC9216P does not have HFCIN input.) (Note)It is set input mode of I/O port at power "ON". | | | 15<br>(11) | AMIN | Programmable | The local oscillator signal of each FM/AM band is input to these terminals. It is with | V <sub>DD</sub> | | 16<br>(12) | FM <sub>IN</sub> | Counter Input | built-in amp. and can operate small amplitude signal with capacitor coupling. | | | 18<br>(14) | DO1 | Phase Comparator | These terminals are tristate outputs of phase comparator. DO1 and DO2 are parallel | V <sub>DD</sub> | | 19<br>(15) | DO2<br>(DO2 ·<br>OT-4) | Output (General<br>Purpose Output Port) | output. (DO2 of TC9216P can<br>be also used as general<br>purpose output port by<br>program control.) | | | 17<br>(13) | GND | Power Supply | Power supply voltage of 5.0V ± 10% is applied to this | _ | | 20<br>(16) | $V_{DD}$ | Terminal | terminal. | | - (\*) No.1~8 pins are common terminals of TC9216P, TC9217P, TC9217F. (\*) Terminal name and number of TC9216P are shown in parentheses. #### **OPERATING DESCRIPTION** ## ○ Serial I/O port Each function is controlled by the data setting to a pair of 24bit registers, total of 48 bits. Each data of these registers is exchanged with controller side by 3 terminals of DATA, CLOCK and PERIOD through serial port. Address 8 bits and data 24 bits, total of 32 bits, are transferred in serial at the same time. Since all functions are controlled in the unit of register, so here explanations of address 8 bits and each register function are described chiefly. These registers are constituted in unit of 24 bits and selected by address of 8 bits. Address assignment table of each register is shown as the allocation of register in next page. | REGISTER | ADDRESS | CONSTITUTION OF 24BIT | NUMBER OF<br>BIT | |------------|----------|---------------------------------------------|------------------| | | | Setting of PLL frequency dividing number. | 16 | | | | Selection of reference frequency. | 4 | | Input | D0H | Setting of PLL input and operation mode. | 2 | | Register-1 | БОП | Selection of crystal oscillation frequency. | 1 | | | | Out-control OC. | 1 | | | | | (Total of 24) | | | | Control of universal counter (Control of | 9 | | | | PLL lock detection bit is included.) | | | Input | D2H | Test bit | 1 | | Register-2 | DZH | I/O port control | 5 | | | | Output data | 9 | | | | | (Total of 24) | | | D1H | Data of Register-1 | 24 | | | (OC = 1) | (Mode B) | (Total of 24) | | Output | | Count data of universal counter | 18 | | Register | D1H | PLL lock detection data | 2 | | | (OC = 0) | Unused | 4 | | | | (Mode A) | (Total of 24) | | Output | | Data of Register-2 | 19 | | Register | D3H | Input data | 5 | | Register | | | (Total of 24) | Input data is latched to register-1 or -2 at the fall timing of PERIOD signal and each function is operated. Each output data is latched to output register in parallel at the fall timing of the 9th of CLOCK signal and output from DATA terminal serially. Serial data of DATA, CLOCK and PERIOD is synchronized with crystal oscillation clock and taken into the internal circuit of LSI. By this reason if crystal oscillation is stopped, serial data can not be input. (Note) When power is turned on, some internal circuits have undefined states to set internal circuit states, execute a dummy data transfer at least once before performing regular data transfer. ALLOCATION OF REGISTER | e osc oc | Crystal Out- | | (90) (50) | | ,,0,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Unused | | (8) (8) | out Data | * Usually OC= "1" | e osc oc* | Crystal Out-<br>Selection Control<br>Data | | MSB | 0 0 | 0 0 | |-------------------|------------------------------|--------|-------------------------------------|---------------------------|-----------------------------------------|------------------------|-------|--------------------|---------------------|-----------------------------------------|-------------------|-------------------------------------------|---------------------------------------------------------------------------------|-----|---------------|---------------| | FM Mode | Programmable<br>Counter Mode | *3 | ( <sup>2</sup> 6) ( <sup>2</sup> 7) | ata | ,0,, ,0,, | | *3 | (5) (5, | I/O Port Input Data | * | FM Mode | Programmable<br>Counter Mode | | | 1 | 0 0 | | R3 | Progra | | ₽Ę. | Output Port Data | LOCK | ction D | | (* <sup>2</sup> 2) | = | | R3 | Progra<br>Count | | | * | 0 | | R2 | nce<br>ata | | 40 | Outpu | ENA-<br>BLE | Lock Detection Data | • | 4 | ta<br>ta | | R2 | ice<br>lata | | | *4 | . 0 | | F. | Reference<br>Code Data | | 03 | | BUSY | ٦ | | 3 | Output Port Data | | R <sub>1</sub> | Reference<br>Code Data | | | *4 | 0 | | 2 | | | 6 | | OVER | | | 0 | utput | | Ro | | | | * | ٥ | | P15 | | ſ | δ | | f15 | | 1 | 6 | | | P15 | | | | *4 | 0 | | 8 P <sub>14</sub> | : | | (S)<br>(C) | <u>-</u> | <b>f</b> 14 | | | <u>නි</u> | ol | | 3 P <sub>14</sub> | | | | * | 0 | | 2 P13 | | | (G | 1/O Port Control | 2 f13 | | | (3) | 1/O Port Control | | 2 P <sub>13</sub> | : | | | *4 | 0 | | 1 P12 | | * | (5) (5) | /O Por | 1 112 | | * | 5) (\$2) | /O Por | | 1 P12 | | | | *4 *4 | | | P10 P11 | | | 25*)<br>(2*) | -<br> <br> | f10 f11 | .eg | | (5) (5) | _ | | P10 P11 | | | | *4 *. | 0 | | 64 | Data | *<br>5 | TEST (*) | <u>≱</u> ē | f9<br>+ | iter Dat | | TEST (\$ | | | Pg P. | Data | w. | | * 4* | 0 | | 8 | Programmable Counter Data | * | START T | Start 1 | f8 | Universal Counter Data | | | Unused 7 | | P8 | Programmable Counter Data | wn belc | | * 4 | 0 | | - 6 | nable ( | | LFC S | ì | 4 | Univers | | 되 | 1 | | P <sub>2</sub> | nable C | oys se | _ | 44 | | | P <sub>e</sub> | ogramr | | 7.E | Counter Input<br>Control | Įę. | | | (¥E) | Counter Input | 5 | P6 | ogramr | er is set | | 4 | 0 | | 75 | ď | *3 | χ <del>.</del><br>(*) | 00 | f <sub>5</sub> | | ¥. | ,*2) | 8 | • | P <sub>S</sub> | ď. | : registe | | * | 0 | | P4 | | | CM2 | ode | f4 | | ' | GM2 | ode | = | P4 | | of input | | # | 0 | | P3 | | | CM1 | Counter Mode<br>Selection | f3 | | | CM1 | Counter Mode | 7616011011 | P3 | | n data α | | * 4 | | | 2 | | | CM0 | ) | t <sub>2</sub> | | | CMO | J<br>1 | | P2 | | n, each | | * 4 | ٥ | | -<br>- | | | -61 | Gate Time<br>Selection | 1 | | | G1 | Gate Time | בנוסו | P. | | operatio | | *4 | ٥ | | LSB<br>Po | | | ဗ | ig & | ţ | ļ | | S | j ië d | , | P. | J | RESET ( | 85 | *<br>4 | 0 | | Address = D0H | Register | anduj | Address = D2H | | Address = D1H<br>and OC = "0" | (C BROW) | ıətsi | Reg Address = D3H | qħuO | 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | and OC= "1" | (a angua | At POWER ON RESET operation, each data of input register is set as shown below. | • | Address = DOH | Address = D2H | (Note) \*1: Don't care in TC9216P. \*2: Data is set to "0" in TC9216P. \*3: Bit name of TC9216P is shown in parentheses. \*4: don't care \*5: TEST bit is set to "0". TC9216P,TC9217P/F - 7 #### O Serial transmission format Min. $t_1 \ge 1.0 \mu s$ $t_2 \ge 0.3 \mu s$ ● Serial transmission format consists of address 8 bits and data 24 bits as mentioned above. Address of D0H~D3H is used in this LSI. # $\bigcirc$ Crystal resonator connecting terminal (XT, $\overline{XT}$ ) It can generate the clock signal necessary for inside operation of LSI by connecting crystal resonator and capacitors as shown in Fig.1. Crystal resonator can be selected either 4.5MHz or 7.2MHz. Serial Data "OSC" bit should be set to "0" at 4.5MHz selection. Serial Data "OSC" bit should be set to "1" at 7.2MHz selection. Fig.1 - O Programmable counter - Programmable counter part consists of 1/2 prescaler, 2 modulus prescaler and 4 bits + 12 bits programmable binary counter. - Setting of programmable counter bits data of frequency dividing number and 2 bits of frequency dividing mode is set to programmable counter. - (1) Setting of frequency dividing mode Input terminal and frequency dividing mode (pulse swallow mode or direct frequency dividing mode) shall be selected by FM and MODE bit. Since 4 kinds of modes are prepared as shown below, so it shall be selected according to the frequency band used. | MODE | MODE | FM | FREQUENCY DIVIDING<br>MODE | EXAMPLE OF<br>RECEIVING<br>BAND | INPUT<br>FREQUENCY<br>RANGE | INPUT<br>TERMINAL | FREQUENCY<br>DIVIDING<br>NUMBER | |-----------------|------|----|--------------------------------|---------------------------------|-----------------------------|-------------------|---------------------------------| | LF | 0 | 0 | Direct frequency dividing mode | LW, MW, SWL | 0.5~ 10MHz | AMIN | n | | HF | 1 | 0 | Pulse swallow mode | sw <sub>H</sub> | 2~ 40MHz | AMIN | n | | FML | 0 | 1 | ruise swallow illode | FM | 30~ 140MHz | FMIN | n | | FM <sub>H</sub> | 1 | 1 | 1/2+pulse swallow mode | FM | 50~ 140MHz | FMIN | 2·n | (Note) n represents programmed numeral value. - (2) Setting of frequency dividing number - Frequency dividing number of programmable counter is set to P0~P15 bits in binary. - Pulse swallow mode (16 bits) Setting range of frequency dividing number (Pulse swallow mode) : $n = 210H \sim FFFFH$ (528 $\sim$ 65535) (Note) Actual dividing number becomes the double of programmed numeral value in 1/2 + pulse swallow mode. • Direct frequency dividing mode (12 bits) Setting range of frequency dividing number (Direct frequency dividing mode) : $n = 10H \sim FFFH (16 \sim 4095)$ Data of P0~P3 is unrelated and P4 bit becomes LSB at direct frequency dividing mode. - 2. Circuit construction of prescaler and programmable counter - (1) Circuit construction at pulse swallow mode It consists of 2 modulus prescaler, 4bit swallow counter and 12bit programmable counter. 1/2 prescaler is added to the front stage of 2 modulus prescaler at $FM_{IN}$ (FM<sub>H</sub> mode). (2) Circuit construction at direct frequency dividing mode Prescaler unit becomes unused at direct frequency dividing mode and 12bit programmable counter is only used. (3) Each input of FM<sub>IN</sub> / AM<sub>IN</sub> has built-in amp. and can operate small amplitude signal with capacitor coupling. O Reference divider (Frequency divider for reference frequency) Reference divider unit consists of crystal oscillator and counter. Crystal resonator can be selected either 4.5MHz or 7.2MHz and 15 kinds (max.) of reference frequencies are generated. 1. Setting of reference frequency Reference frequency is setting by R0~R3 bits. | R <sub>3</sub> | R <sub>2</sub> | R <sub>1</sub> | R <sub>0</sub> | REFERENCE FREQUENCY | R <sub>3</sub> | R <sub>2</sub> | R <sub>1</sub> | R <sub>0</sub> | REFERENCE FREQUENCY | |----------------|----------------|----------------|----------------|---------------------|----------------|----------------|----------------|----------------|---------------------| | 0 | 0 | 0 | 0 | 0.5kHz | 1 | 0 | 0 | 0 | <b>※</b> 7.8125kHz | | 0 | 0 | 0 | 1 | 1kHz | 1 | 0 | 0 | 1 | 9kHz | | 0 | 0 | 1 | 0 | 2.5kHz | 1 | 0 | 1 | 0 | 10kHz | | 0 | 0 | 1 | 1 | 3kHz | 1 | 0 | 1 | 1 | 12.5kHz | | 0 | 1 | 0 | 0 | 3.125kHz | 1 | 1 | 0 | 0 | 25kHz | | 0 | 1 | 0 | 1 | ※3.90625kHz | 1 | 1 | 0 | 1 | 50kHz | | 0 | 1 | 1 | 0 | 5kHz | 1 | 1 | 1 | 0 | 100kHz | | 0 | 1 | 1 | 1 | 6.25kHz | 1 | 1 | 1 | 1 | _ | ※ Mark frequencies are only available at 4.5MHz crystal resonator used. Crystal oscillation frequency is selected by crystal select bit (OSC). $$OSC = "0" \cdots 4.5MHz$$ (Note) OSC bit is set "0" (4.5MHz) when power supply is "ON". TOSHIBA TC9216P,17P/F ### Phase comparator Phase comparator compares reference frequency signal supplied from reference frequency divider and programmable counter frequency dividing output. It outputs the observational error and controls VCO through low-pass filter to make frequency and phase difference between these two signals accord. Filter constant can be designed suitably for every band of FM/AM because Tri-state buffer DO1 and DO2 terminals are output from phase comparator in parallel. **DO Output Timing Chart** Example of Active Low-Pass Filter Circuit DO output timing chart and an example of active low-pass filter circuit through the darlington connection of FET and transistor are shown in the above diagram. Besides, the filter circuit shown in the above diagram is one of example for reference and so, an actual circuit shall be examined and designed according to the receiving band constitution of the system and required characteristics. (Note) DO2 terminal of TC9216P can be switched and used as OT-4 terminal by program control. #### O Unlock detection bit This bit is to detect the lock condition of PLL system. Phase error pulses are output to unlock F/F from phase comparator at timing of reference frequency period in the PLL unlocked state, that is, when reference frequency does not accord with programmable counter frequency dividing output (unlock condition). The unlock F/F is set by these pulses. And whenever START/RESET bit (unlock reset bit) of register-2 is set to "1", unlock F/F is reset. Lock condition can be detected by access of unlock detection bit after resetting the unlock F/F. It is necessary to access the unlock detection bit (UNLOCK) after having a time more than reference period after resetting the unlock F/F because error pulses are input at reference period. If this time was shorter, the correct lock condition can not be detected. Therefore, the test enable F/F is provided. This F/F is reset whenever unlock reset bit is set to "1", and it is set to "1" at the unlock detection timing. That is, the unlock condition can be detected correctly when this test enable bit (ENABLE) is set to "1". ## O Universal frequency counter Universal frequency counter is used as frequency calculation of FM/AM band intermediate frequency (IF) for auto stop signal detection at auto search tuning, etc. Two types of measurement mode are available by use of universal counter. One is the frequency measurement mode (HFC<sub>IN</sub>, LFC<sub>IN</sub> Input) that counts the input pulses enter the universal counter in a constant time (gate-time), and the other is the period measurement mode (SC<sub>IN</sub> Input) that counts the reference clock pulses (period measurement pulses) enter the universal counter in a period of the input pulses. Measurement mode is selected according to the frequency measured. but in TC9216P SC<sub>IN</sub>, HFC<sub>IN</sub> inputs are not provided and period measurement mode is not available. Besides, each terminal can be also used as I/O port. 1. Universal counter control bit ① G<sub>0</sub>, G<sub>1</sub> bit ...... Gate-time of universal counter is selected by these bits. | G <sub>1</sub> | G <sub>2</sub> | GATE-TIME | PERIOD MEASUREMENT PULSE | |----------------|----------------|-----------|------------------------------| | 0 | 0 | 1ms | 50k (20μs) | | 0 | 1 | 4ms | 150k (6.6μs) | | 1 | 0 | 16ms | 900k (1.1μs) | | 1 | 1 | Manual * | Crystal oscillator frequency | - \* Gate-time can be set freely in the manual mode by using time base of controller. (The gate-time less than 2 cycles of serial transmission format can not be set because it is controlled by START bit) - ② START bit ...... Measurement starts whenever START bit is set to "1". - (Note ) In manual mode the count starts when START bit is set to "1" and stops when START is set to "0". - ③ CM0, CM1, CM2 bit ....... Each measurement mode of universal counter and input terminal are selected by these bits. Besides, it also controls the switching of DO2/OT-4 function in TC9216P. | CM | см см см | | | TC9216P | TC9217P | ·TC9217F | | |----|----------|---|---------------------------|--------------|------------------------|---------------------------|--------------| | 2 | 1 | 0 | COUNTER INPUT<br>TERMINAL | COUNTER MODE | DO2 · OT-4<br>TERMINAL | COUNTER INPUT<br>TERMINAL | COUNTER MODE | | 0 | 0 | 0 | LFCIN | LFC Mode | DO2 | LFCIN | LFC Mode | | 0 | 0 | 1 | LFCIN | LFC Mode | DO2 | LFCIN | LFC Mode | | 0 | 1 | 0 | * | * | * | HFCIN | MFC Mode | | 0 | 1 | 1 | * | * | * | HFCIN | HFC Mode | | 1 | 0 | 0 | LFCIN | LFC Mode | OT-4 | * | * | | 1 | 0 | 1 | LFCIN | LFC Mode | OT-4 | * | * | | 1 | 1 | 0 | * | * | * | * | * | | 1 | 1 | 1 | * | * | * | sc <sub>IN</sub> | SC Mode | \* : Don't use | | MODE | INPUT FREQUENCY RANGE | |----------|--------------------------|------------------------------| | LFC Mode | Eroguanav | F <sub>IN</sub> = 0.3~ 15MHz | | MFC Mode | Frequency<br>Measurement | F <sub>IN</sub> = 5∼ 20MHz | | HFC Mode | ivieasurement | F <sub>IN</sub> = 5∼ 60MHz | | SC Mode | Period Measurement | F <sub>IN</sub> = ~100kHz | (Note) 1/4-prescaler is added to the front stage of the universal counter (16 bits binary counter) in HFC mode. Therefore, signal input to HFC<sub>IN</sub> is divided by 4 in the prescaler and transmitted to the universal counter. | | DATA | TC9217P·TC9217F | TC9216P | |-----|------|--------------------------|-------------------------| | | 0 | I/O Port (I/O-9) | I/O Port (I/O-6) | | LFC | 1 | Frequency Counter Input | Frequency Counter Input | | | ' | (LFC <sub>IN</sub> ) | (LFC <sub>IN</sub> ) | | | 0 | I/O Port (I/O-8) | | | HFC | 1 | Frequency Counter Input | | | | ı | (HFC <sub>IN</sub> ) | Unpropored | | | 0 | I/O Port (I/O-7) | Unprepared | | SC | 1 | Period Measurement Input | | | | | (SC <sub>IN</sub> ) | | - 2. Universal counter data output register - ① Universal counter calculation data bits (fo~f15) The calculated result in the universal counter can be read out from output registers of $f_0 \sim f_{15}$ in binary. In this case, OC bit of input register-1 should be set to "0". 2 Universal counter operational detection bit | • OVER | | I | Universal counter over flow condition Universal counter data normal condition | |--------|-----------------------------|---|-------------------------------------------------------------------------------| | • BUSY | Universal counter operation | | Under universal counter calculation Universal counter calculation end | (Note) Refer to the contents of universal counter calculation data bits ( $f_0 \sim f_{15}$ ) after confirmation of BUSY bit="0" (END of calculation) and OVER bit="0" (Data normal condtion) at the use of universal counter. #### 3. Circuit construction of universal counter Universal counter unit consists of input amp., gate-time control circuit and 16bit binary counter. ## 4. Measurement timing of universal counter Frequency Measurement Timing Chart Period Measurement Timing Chart $$0 < T_1 \le 0.25 (\mu s)$$ , $0 < T_2 \le 1 (ms)$ - (Note) HFC<sub>IN</sub> and LFC<sub>IN</sub> are with built-in amp. and can operate small amplitude signal with capacitor coupling. - (Note) SCIN signal should be used with logic level because its input is CMOS structure. - (note) Calculation at manual mode is started at rise timing of PERIOD signal end (START bit is set to "1") and is also finished at the same timing (START bit is set to "0"). ○ General purpose input/output port It has general purpose I/O port controlled through serial port. | INPUT / OUTPUT | TC9217P·TC9217F | TC9216P | INPUT/OUTPUT CONSTRUCTION | |----------------|------------------------|------------------------|---------------------------| | Output Port | Exclusive: 4 | Exclusive: 3, (Max.:4) | CMOS | | I/O Port | Exclusive: 2, (Max.:5) | Exclusive: 1, (Max.:2) | CMOS | 1. General purpose output port (OT-1~OT-4) The data set to 01~04 bits of input register-2 is output in parallel from each exclusive output port OT-1~OT-4 terminal. TC9216P does not have OT-4 exclusive output port but DO2 terminal can be switched and used as OT-4 output port by that CM1 bit is set to "0" and CM2 bit is set to "1" in input register-2 respectively. 2. General purpose I/O port (I/O-5~I/O-9) Input or output mode of I/O port is set according to the contents of $C_5 \sim C_9$ bits in input register-2. Set each bit of C5~C9 to "0" at input mode setting. The data input from I/O-5 $\sim$ I/O-9 terminals in parallel can be read out from DATA terminal as serial data of I5 $\sim$ I9. Input data is latched to the internal register at the fall timing of the 9th of serial clock. Set each bit of $C_5\sim C_9$ to "1" at output mode setting. The data set to $O_5\sim O_9$ bits of input register-2 is output from I/O port of I/O-5 $\sim$ I/O-9 terminal in parallel respectively. - (Note) Since I/O-7~I/O-9 terminal of TC9217P and I/O-6 of TC9216P are also combined with input terminal of universal counter, each bit of SC, HFC and LFC of input register-2 shall be set to "0" at the use of I/O port. - (Note) I/O control port and output port are set to "0" at power "ON". (General purpose I/O port is set to input mode. General purpose I/O port terminals combined with universal counter inputs are set to input mode of I/O port and output condition of general purpose output port is set to "L" level.) # **MAXIMUM RATINGS** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|--------------------------|------| | Supply Voltage | $V_{DD}$ | -0.3~6.0 | V | | Input Voltage | V <sub>IN</sub> | $-0.3 \sim V_{DD} + 0.3$ | V | | Power Dissipation | PD | 300 | mW | | Operating Temperature | T <sub>opr</sub> | <b>- 40∼85</b> | °C | | Storage Temperature | T <sub>stg</sub> | <b>-65∼150</b> | °C | # **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, $Ta = -40 \sim 85^{\circ}C$ , $V_{DD} = 4.5 \sim 5.5V$ ) | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |-----------------------------------|-----------------|----------------------|------------------------------------------------------|------|------|------|------| | Operating Power Supply<br>Voltage | V <sub>DD</sub> | | _ | 4.5 | 5.0 | 5.5 | ٧ | | Operating Power Supply<br>Current | I <sub>DD</sub> | | $V_{DD} = 5.0V, X_T = 7.2MHz,$<br>$FM_{IN} = 140MHz$ | _ | 15 | 25 | mA | ## (Operating frequency range) | (0)00.00.00 | requeries range, | | | | | | | | |------------------|--------------------------------------|-----------------|---|---------------------------------------------|-----|---|-----|-----| | Crystal Oscil | lation | fXT | _ | Connect crystal resonator to | 4.0 | ~ | 8.0 | MHz | | Frequency | | | | XT-XT terminal | | | | | | FMIN | (FM <sub>H</sub> , FM <sub>L</sub> ) | fFM | _ | $FM_H$ , $FM_L$ mode, $V_{IN} = 0.3V_{p-p}$ | 50 | ~ | 140 | MHz | | FMIN | (FM <sub>L</sub> ) | fFML | | $FM_L$ mode, $V_{IN} = 0.4V_{p-p}$ | 30 | ~ | 140 | MHz | | AMIN | (HF) | f <sub>HF</sub> | _ | HF mode $V_{IN} = 0.3V_{p-p}$ | 2 | ~ | 40 | MHz | | AMIN | (LF) | $f_{LF}$ | _ | LF mode $V_{IN} = 0.3V_{p-p}$ | 0.5 | ~ | 10 | MHz | | LFCIN | (LFC) | fLFC | _ | LFC mode $V_{IN} = 0.3V_{p-p}$ | 0.3 | ~ | 15 | MHz | | HFCIN | (MFC) | fMFC | _ | MFC mode $V_{IN} = 0.3V_{p-p}$ | 5 | ~ | 20 | MHz | | HFCIN | (HFC) | fHFC | _ | HFC mode $V_{IN} = 0.3V_{p-p}$ | 5 | ~ | 60 | MHz | | | _ | | | $V_{IH} = V_{DD} \times 0.7,$ | | | | | | sc <sub>IN</sub> | | fsc | — | $V_{IL} = V_{DD} \times 0.3,$ | _ | ~ | 100 | kHz | | | | | | Square wave input | | | | | # (Operating input amplitude range) | FMIN | (FM <sub>H</sub> , FM <sub>L</sub> ) | V <sub>FM</sub> | _ | FM <sub>H</sub> , FM <sub>L</sub> mode<br>f <sub>IN</sub> = 50~140MHz | 0.3 | ~ | V <sub>DD</sub><br>- 0.5 | V <sub>p-p</sub> | |------------------|--------------------------------------|------------------|---|-----------------------------------------------------------------------|-----|---|--------------------------|------------------| | FM <sub>IN</sub> | (FM <sub>L</sub> ) | V <sub>FML</sub> | _ | FM <sub>L</sub> mode f <sub>IN</sub> = 30~140MHz | 0.4 | ~ | V <sub>DD</sub><br>- 0.5 | V <sub>p-p</sub> | | AMIN | (HF) | $V_{HF}$ | _ | HF mode f <sub>IN</sub> = 2~40MHz | 0.3 | ~ | V <sub>DD</sub><br>- 0.5 | V <sub>p-p</sub> | | AMIN | (LF) | V <sub>LF</sub> | _ | LF mode f <sub>IN</sub> = 0.5~10MHz | 0.3 | ~ | V <sub>DD</sub><br>- 0.5 | V <sub>p-p</sub> | | LFCIN | (LFC) | V <sub>LFC</sub> | _ | LFC mode f <sub>IN</sub> = 0.3~15MHz | 0.3 | ~ | V <sub>DD</sub><br>- 0.5 | V <sub>p-p</sub> | | HFCIN | (MFC) | VMFC | _ | MFC mode f <sub>IN</sub> = 5~20MHz | 0.3 | ~ | V <sub>DD</sub><br>- 0.5 | V <sub>p-p</sub> | | HFCIN | (HFC) | $V_{HFC}$ | _ | HFC mode f <sub>IN</sub> = 5~60MHz | 0.3 | ~ | V <sub>DD</sub><br>- 0.5 | V <sub>p-p</sub> | | FI FCTRICAL | CHARACTERISTICS | (Unless | otherwise | specified | Ta = -i | 40~85°C | $V_{DD} = 5V$ | |-------------|-----------------|----------|------------|------------|---------|-----------|---------------| | LLLCINICAL | CHANACIENISTICS | (0111633 | Other wise | specified, | a — - · | 40 °03 C, | V(1)(1) - JVI | | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |----------------|--------|----------------------|----------------|------|------|------|------| |----------------|--------|----------------------|----------------|------|------|------|------| # (OT-1~OT-4) | Output | "H" Level | IOH 1 | _ | V <sub>OH</sub> = 4.0V | - 2.0 | - 4.0 | _ | m A | |---------|-----------|-------|---|------------------------|-------|-------|---|-----| | Current | "L" Level | lOL 1 | _ | V <sub>OL</sub> = 1.0V | 2.0 | 4.0 | _ | mA | # (DATA, CLOCK, PERIOD, I/O-5~I/O-9) | Input Voltage | "H" Level | V <sub>IH</sub> | _ | 1 | V <sub>DD</sub><br>×0.7 | ? | V <sub>DD</sub> | V | |---------------|-----------|-------------------|---|-------------------------------------------------|-------------------------|-------|-----------------------|---------| | | "L" Level | V <sub>IL</sub> | _ | | 0 | ? | V <sub>DD</sub> × 0.3 | - | | Input Current | "H" Level | ΙН | | V <sub>IH</sub> = 5V | | | 2.0 | | | Input Current | "L" Level | lլլ_ | | V <sub>IL</sub> = 0V | | | - 2.0 | $\mu$ A | | Output | "H" Level | <sup>I</sup> OH 4 | _ | V <sub>OH</sub> = 4.0V, Except CLOCK,<br>PERIOD | - 2.0 | - 4.0 | 1 | mA | | Current | "L" Level | OL 4 | _ | V <sub>OL</sub> = 1.0V, Except CLOCK,<br>PERIOD | 2.0 | 4.0 | | IIIA | # (DO1, DO2) | Output | "H" Level | IOH 3 | | V <sub>OH</sub> = 4.0V | - 2.0 | - 4.0 | _ | mΑ | |----------------------|-----------|-------|--|----------------------------------------------|-------|-------|-----|----| | Current | "L" Level | IOL 3 | | $V_{OL} = 1.0V$ | 2.0 | 4.0 | - | ША | | DO Tri-State Current | Leakage | lTL | | V <sub>TLH</sub> = 5V, V <sub>TLL</sub> = 0V | 1 | - | ± 1 | μΑ | # $(\overline{XT})$ | Output | "H" Level | I <sub>OH 2</sub> | | V <sub>OH</sub> = 4.0V | - 0.1 | - 0.3 | m A | |---------|-----------|-------------------|--|------------------------|-------|-------|-----| | Current | "L" Level | lOL 2 | | $V_{OL} = 1.0V$ | 0.1 | 0.3 | mA | (Input feedback resistance) \* Note : $Ta = 25^{\circ}C$ | Input Feedback Resistance | R <sub>f1</sub> | _ | FM <sub>IN</sub> , AM <sub>IN</sub> , LFC <sub>IN</sub> , HFC <sub>IN</sub> ,<br>SC <sub>IN</sub> | 250 | 500 | 1000 | Ω | |---------------------------|-----------------|---|---------------------------------------------------------------------------------------------------|-----|-----|------|---| | | R <sub>f2</sub> | | XT-XT | 250 | 500 | 1250 | | ## OUTLINE DRAWING DIP16-P-300-2.54A Unit: mm Weight: 1.0g (Typ.) ## OUTLINE DRAWING DIP20-P-300-2.54A Unit: mm Weight: 1.4g (Typ.) # **OUTLINE DRAWING** SOP20-P-300-1.27 Unit: mm Weight: 0.48g (Typ.)