

# compound transistor $\mu$ PA103

## HIGH FREQUENCY NPN TRANSISTOR ARRAY

## **FEATURES**

• FIVE MONOLITHIC 9 GHz ft TRANSISTORS:

Two of these use a common emitter pin and can be used as differential amplifiers

- OUTSTANDING hee LINEARITY
- TWO PACKAGE OPTIONS:

 $\mu$ PA103B: Superior thermal dissipation due to studded ceramic package

μPA103G: Reduced circuit size due to 14-pin plastic SOP package for surface mounting

#### **DESCRIPTION AND APPLICATIONS**

The  $\mu$ PA103 is a user configurable Silicon bipolar transistor array consisting of a common emitter pair and three individual bipolar transistors. It is available in a surface mount 14-pin plastic SOP package and a 14-pin ceramic package. Typical applications include: differential amplifiers and oscillators, high speed comparators, advanced cellular phone systems, electro-optic and other signal processing up to 1.5 gigabits/second.

## ORDERING INFORMATION

| PART NUMBER | PACKAGE                      |  |  |
|-------------|------------------------------|--|--|
| μPA103B-E1  | 14-pin ceramic package       |  |  |
| μPA103G-E1  | 14-pin plastic SOP (225 mil) |  |  |

# ABSOLUTE MAXIMUM RATINGS (TA = +25 °C)

| SYMBOLS            | PARAMETERS                                 | UNITS    | RATINGS                    |
|--------------------|--------------------------------------------|----------|----------------------------|
| V <sub>СВО</sub> * | Collector to Base Voltage                  | V        | 15                         |
| Vceo*              | Collector to Emitter Voltage               | V        | 6                          |
| V <sub>EBO</sub> * | Emitter to Base Voltage                    | V        | 2.5                        |
| lc*                | Collector Current                          | mA       | 40                         |
| Рт                 | Power Dissipation<br>μPA103B               | mW       | 650                        |
|                    | μPA103G                                    | mW       | 350                        |
| TJ                 | Junction Temperature<br>μPA103B<br>μPA103G | °C       | 200<br>125                 |
| Тѕтс               | Storage Temperature<br>μPA103B<br>μPA103G  | °C<br>°C | -55 to +200<br>-55 to +125 |

<sup>\*</sup> Absolute maximum ratings for each transistor.

#### Caution electro-static sensitive devices

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.



# PACKAGE DIMENSIONS (UNIT: mm)

# $\mu$ PA103B

## 14 PIN CERAMIC PACKAGE



# **★14 PIN PLASTIC SOP (225 mil)**



NOTE Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition.

See connection diagram for description of leads.



**ELECTRICAL CHARACTERISTICS** (Unless otherwise specified TA = +25 °C  $\mu$ PA103B,  $\mu$ PA103G common)

| SYMBOLS      | PARAMETERS AND CONDITIONS                                                                      | UNITS | MIN. | TYP. | MAX. |
|--------------|------------------------------------------------------------------------------------------------|-------|------|------|------|
| Ісво         | Collector Cutoff Current at VcB = 5 V, IE = 0 (Q1 to Q5)                                       | μΑ    |      |      | 1.0  |
| ІЕВО         | Emitter Cutoff Current at V <sub>EB</sub> = 1 V, I <sub>C</sub> = 0 (Q1 to Q5)                 | μΑ    |      |      | 1.0  |
| hfe          | Direct Current Amplification at VcE = 3 V, Ic = 5 mA (Q1 to Q5)                                |       | 40   | 100  | 250  |
| hFE1/hFE2    | Direct Current Amplification Ratio at $V_{CE} = 3 \text{ V}$ , $I_C = 5 \text{ mA}$ , (Q1, Q2) |       | 0.9  | 1.0  | 1.1  |
| VBE          | Emitter to Base Voltage at VcE = 3 V, Ic = 5 mA (Q1, Q2)                                       | V     |      | 0.8  | 1.0  |
| $\DeltaV_BE$ | Emitter to Base Voltage Difference, $V_{CE} = 3 \text{ V}$ , $I_C = 5 \text{ mA}  Q1 - Q2 $    | mV    |      | 8.0  | 20   |
| Ссв          | Collector to Base Capacitance at VcB = 3 V, f = 1 MHz (Q1 to Q5)                               | pF    |      | 0.9  | 1.8  |
| СЕВ          | Emitter to Base Capacitance at V <sub>EB</sub> = 0, f = 1 MHz (Q1 to Q4)                       | pF    |      | 1.4  | 2.8  |
| Ccs          | Collector/Substrate Capacitance at Vcs = 3 V, f = 1 MHz (Q1 to Q4)                             | pF    |      | 1.4  | 2.8  |
| f⊤           | Gain Bandwidth Product* at VcE = 3 V, Ic = 10 mA                                               | GHz   |      | 9.0  |      |

<sup>\*</sup> Measured by installing a single transistor in a Micro-X package: the value shown is a reference value.

# **CONNECTION DIAGRAM** (Top View)





 $\mu$ PA103G





# TYPICAL PERFORMANCE CHARACTERISTICS (TA = +25 °C)













## TYPICAL HIGH SPEED COMPARATOR



# TYPICAL DIFFERENTIAL OSCILLATOR



# TYPICAL COMMON MODE DIFFERENTIAL AMP



 $The application \ circuits \ and \ their parameters \ are for references \ only \ and \ are \ not \ intended \ for \ use \ in \ actual \ design-in's.$ 

5



## NOTES ON CORRECT USE

- (1) Observe precautions for handling because of electro-static sensitive devices.
- (2) Form a ground pattern as wide as possible to minimize ground impedance (to prevent undesired operation).
- (3) Design circuits connected Sub pin to the lowest voltage to prevent latch-up.
- (4) Design circuits as each pin voltage difference within 15 V maximum.

## RECOMMENDED SOLDERING CONDITIONS

This product should be soldered in the following recommended conditions. Other soldering methods and conditions than the recommended conditions are to be consulted with our sales representatives.

## $\mu$ PA103G

| Soldering process   | Soldering conditions                                                                                           | Recommended condition symbol |
|---------------------|----------------------------------------------------------------------------------------------------------------|------------------------------|
| Infrared ray reflow | Package peak temperature: 235 °C, Hour: within 30 s. (more than 210 °C), Time: 2 times, Limited days: no. Note | IR35-00-2                    |
| VPS                 | Package peak temperature: 215 °C, Hour: within 40 s. (more than 200 °C), Time: 2 times, Limited days: no. Note | VP15-00-2                    |
| Wave soldering      | Soldering tub temperature: less than 260 °C, Hour: within 10 s. Time: 1 time, Limited days: no. Note           | WS60-00-1                    |
| Pin part heating    | Pin area temperature: less than 300 °C, Hour: within 3 s./pin Limited days: no. Note                           |                              |

#### $\mu$ PA103B

| Soldering process      | Soldering conditions                                                                                                                                         | Symbol |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Infrared ray reflow    | Peak package's surface temperature: 230 °C or below, Reflow time: 10 seconds or below (210 °C or higher), Number of reflow process: 1, Exposure limit*: None |        |
| Partial heating method | Terminal temperature: 260 °C or below, Flow time: 10 seconds or below, Exposure limit*: None                                                                 |        |

Note It is the storage days after opening a dry pack, the storage conditions are 25 °C, less than 65 % RH.

Caution The combined use of soldering method is to be avoided (However, except the pin area heating method).

For details of recommended soldering conditions for surface mounting, refer to information document SEMICONDUCTOR DEVICE MOUNTING TECHNOLOGY MANUAL (C10535E).

[MEMO]

# NESAT (NEC Silicon Advanced Technology) is a trademark of NEC Corporation.

- The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property
  rights of third parties by or arising from use of a device described herein or any other liability arising from use
  of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other
  intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
  - "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.
    - Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
    - Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
    - Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

M7 98.8