# TMC1175A/TMC1275

# Video A/D Converter 8 bit, 40 Msps

### **Features**

- 8-mit resolution
- · 40 Msps conversion rate
- Low power: 100mW @ 20 Msps
- · Integral track/hold
- Integral and differential linearity error 0.5 LSB
- Single +5V power supply
- · Differential phase 0.5 degree
- Differential gain 1.5%
- Three-state TTL/CMOS-compatible outputs
- Low cost . . .

# **Description**

The TMC1175A/1275 analog-to-digital (A/D) converter employs a two-step architecture to convert analog signals into 8-bit digital words at sample rates of up to 40 Msps (Megasamples per second). An integral Track/Hold circuit delivers excellent performance on signals with full-scale frequency components up to 12 MHz. The innovative architecture and submicron CMOS technology limit typical power dissipation to 100 mW.

The TMC1175A/1275 operates from a single +5 Volt power supply and has internal voltage reference resistors for self-bias operation. Input capacitance is very low, simplify-

### **Applications**

- · Video digitizing
- VGA and CCD digitizing
- · LCD projection panels
- · Image scanners
- Personal computer video boards
- · Multimedia systems
- · Low cost, high speed data conversion



ing or eliminating input driving amplifiers. All digital three-state outputs are TTL- and CMOS-compatible.

The TMC1175A and TMC1275 share their core architectures; the TMC1275 adds two overrange outputs that indicate when the analog input signal is beyond the conversion range.

The TMC1175A/1275 is available in 24-pin plastic DIP, 24-lead plastic SOIC, and 28-lead J-lead PLCC packages. Performance specifications are guaranteed from -20°C to 75°C.

# **Block Diagram**



Rev. 1.0.2

## **Functional Description**

The TMC1175A/1275 8-bit A/D converter uses a two-step architecture to perform analog-to-digital conversion at rates up to 40 Msps. The input signal is held in an integral track/hold stage during the conversion process. Operation is pipelined, with one input sample taken and one output word provided for each CONVert cycle.

The first step in the conversion process is a coarse 4-bit quantization. This determines the range of the subsequent fine 4-bit quantization step. To eliminate spurious codes, the fine 4-bit A/D quantizer output is gray-coded and converted to binary before it is combined with the coarse result to form a complete 8-bit result.

### **Analog Input and Voltage References**

The TMC1175A/1275 converts analog signals in the range RB to RT into digital data. Input signals outside that range produce "saturated" 00h or FFh output codes. The device will not be damaged by signals within the range AGND to VDDA

The A/D converter input range is very flexible and extends from the +5 Volt power supply to ground. The nominal input range is 2 Volts, from 0.6V to 2.6V. The circuit is characterized and performance is specified over that range. However, the part will work well with a full-scale range from 1.0V to 5.0V. A reduced input range may simplify analog signal conditioning circuitry, at the expense of additional noise sensitivity and some reduced differential linearity performance. Similarly, increasing the range can improve differential linearity, but puts a greater burden on the input signal conditioning circuitry.

In many applications, external voltage reference sources are connected to the RT and RB pins. RB can be grounded. Gain and offset errors are directly related to the accuracy and stability of the applied reference voltages.

Two reference pull-up and pull-down resistors connected to VR+ and VR-, are provided internally for operation without external voltage reference circuitry (Figure 1). The reference voltages applied to RT and RB may be generated by connecting VR+ to RT and VR- to RB. The power supply voltage is divided by the on-chip resistors to bias the RT and RB points. This sets-up the converter for operation in its nominal range from 0.6V to 2.6V.



Figure 1. Reference Resistors

With VDDA at 5.0V, connecting VR+ to RT and grounding RB will provide an input range from 0.0V to 2.27V, while connecting RT to VDDA and RB to VR- produces a full scale range of 3.85V referenced to VDDA. External resistors may also be employed to provide arbitrary reference voltages, but they will not match the temperature coefficient of the onchip resistors as well as R+ and R-, and will cause the converter transfer function to vary with temperature.

With this implementation, errors in the power supply voltage end up on the conversion data output.

Because a two-step conversion process is employed, it is important that the references remain stable during the ENTIRE conversion process (two clock cycles). The reference voltage can then be changed, but any conversion in progress during a reference change is invalid.

**Table 1. Output Coding** 

| ORP <sup>2</sup> | ORN <sup>2</sup>           | Output                                  |
|------------------|----------------------------|-----------------------------------------|
| 1                | 0                          | FF                                      |
| 0                | 0                          | FF                                      |
| 0                | 0                          | FE                                      |
| •••              | •••                        | •••                                     |
| 0                | 0                          | 80                                      |
| 0                | 0                          | 7F                                      |
| •••              | •••                        | •••                                     |
| 0                | 0                          | 01                                      |
| 0                | 0                          | 00                                      |
| 0                | 1                          | 00                                      |
|                  | 1<br>0<br>0<br>0<br>0<br>0 | 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |

### Notes:

- 1. LSB = (RT RB) / 255
- 2. TMC1275 Only

### **Digital Inputs and Outputs**

Sampling of the applied input signal takes place on the falling edge of the CONV signal (Figure 2). The output word is delayed by 2 1/2 CONV cycles. It is then available after the rising edge of CONV. The previous data on the output remain valid for tho (Output Hold Time), satisfying any hold time requirement of the receiving circuit. The new data become valid tDO (Output Delay Time) after this rising edge of CONV.

Whenever the analog input signal is sampled and found to be at a level beyond the A/D conversion range, an Overrange output of the TMC1275 will go HIGH. If the input is more positive (by at least one LSB) than the positive end of the range, ORP will go HIGH and D7-0 will be FFh. If the input is more negative (by at least one LSB) than the negative end of the range, ORN will go HIGH and D7-0 will be 00h.

The outputs of the TMC1175A/1275 are CMOS- and TTL-compatible, and are capable of driving four low-power Schottky TTL (54/74LS) loads. An Output Enable control, OE, places the outputs in a high-impedance state when HIGH. The outputs are enabled when OE is LOW.

### **Power and Ground**

The TMC1175A/1275 operates from a single +5 Volt power supply. For optimum performance, it is recommended that AGND and DGND pins of the TMC1175A/1275 be connected to the system analog ground plane.



Figure 2. Conversion Timing



Figure 3. Internal Timing

# **Pin Assignments**



# VIDEO S

### **Pin Descriptions**

|                   | Pin Nu          | mber            |              | 4                                                                                                                                                                                          |
|-------------------|-----------------|-----------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name          | DIP             | PLCC            | Pin Type     | Pin Function Description                                                                                                                                                                   |
| Inputs            |                 |                 |              |                                                                                                                                                                                            |
| VIN               | 19              | 23              | RT – RB      | <b>Analog Input.</b> The input voltage conversion range lies between the voltages applied to the RT and RB pins.                                                                           |
| RŢ                | 17              | 20              | 2.6V         | Reference Voltage Top Input. RT is the top input to the reference resistor ladder. A DC voltage applied to RT defines the positive end of the VIN conversion range.                        |
| RB                | 23              | 27              | 0.6V         | Reference Voltage Bottom Input. RB is the bottom input to the reference resistor ladder. A DC voltage applied to RB defines the negative end of the VIN conversion range.                  |
| VR+               | 16              | 19              |              | Reference Voltage Top Source. VR+ is the internal pull-up reference resistor for self-bias operations.                                                                                     |
| VR-               | 22              | 26              |              | Reference Voltage Bottom Source. VR- is the internal pull-down reference resistor for self-bias operations.                                                                                |
| ŌĒ                | 1               | 2               | CMOS         | Output Enable. (CMOS-compatible) When LOW, D7-0 are enabled. When HIGH, D7-0 are in a high-impedance state.                                                                                |
| CONV              | 12              | 14              | CMOS         | Convert (Clock) Input. (CMOS-compatible) V <sub>IN</sub> is sampled on the falling edge of CONV.                                                                                           |
| Outputs           |                 |                 |              |                                                                                                                                                                                            |
| D <sub>7</sub> -0 | 10–3            | 12–9,<br>7–4    | CMOS/<br>TTL | Data Outputs (D7 = MSB). Eight-bit CMOS- and TTL-compatible digital outputs. Data is output following the rising edge of CONV.                                                             |
| ORP <sup>1</sup>  | 14 <sup>1</sup> | 17 <sup>1</sup> | CMOS/<br>TTL | OverRange Positive Output. When HIGH, ORP indicates that the analog input voltage is at least one LSB higher than the voltage that produces output code FFh. ORP is synchronous with D7-0. |
| ORN <sup>1</sup>  | 15 <sup>1</sup> | 18 <sup>1</sup> | CMOS/<br>TTL | OverRange Negative Output. When HIGH, ORN indicates that the analog input voltage is at least one LSB lower than the voltage that produces output code 00h. ORN is synchronous with D7-0.  |

### Pin Descriptions (continued)

|           | Pin Nu                                    | mber                                      |          |                                                                                                                               |
|-----------|-------------------------------------------|-------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------|
| Pin Name  | DIP                                       | PLCC                                      | Pin Type | Pin Function Description                                                                                                      |
| Power     | ,                                         | -1                                        |          |                                                                                                                               |
| VDDA      | 14 <sup>2</sup> , 15 <sup>2</sup> ,<br>18 | 17 <sup>2</sup> , 18 <sup>2</sup> ,<br>21 | +5V      | Analog Supply Voltage. These should originate from a common +5V source and be decoupled to AGND.                              |
| VDDD      | 11, 13                                    | 13, 16                                    | +5V      | Digital Supply Voltage. +5 Volt power inputs. These should originate from a common +5V power source and be decoupled to AGND. |
| AGND      | 20, 21                                    | 24, 25                                    | 0.0V     | Analog Ground. Connect to the system analog ground plane.                                                                     |
| DGND      | 2, 24                                     | 3, 28                                     | 0.0V     | Digital Ground. Connect to the system analog ground plane.                                                                    |
| No Connec | rt .                                      |                                           |          |                                                                                                                               |
| N/C       |                                           | 1, 8, 15,<br>22                           | open     | Not Connected.                                                                                                                |

### Notes:

- 1. TMC1275 Only.
- 2. TMC1175A Only.

### **Specification Notes**

### **Bandwidth**

The specification for bandwidth of an A/D converter is somewhat different from the normal frequency-response specification used in amplifiers and filters. An understanding of the differences will help in selecting converters properly for particular applications.

A/D conversion comprises two distinct processes: sampling and quantizing. Sampling is "grabbing" a snapshot of the input signal and holding it steady for quantizing. The quantizing process is approximating the analog input, which may be any value within the conversion range, with its nearest numerical value. While sampling is a high-frequency process, quantizing operates on a dc signal, held steady by the track/hold circuit. Therefore, the sampling process is what relates to the dynamic characteristics of the converter.

Sampling involves an aperture time, the time during which the track/hold is trying to capture the input signal and settle on a dc value to hold. It is analogous to the shutter speed of a camera: the shorter the aperture (or faster the shutter) the less the signal will be blurred, and the less uncertainty there will be in the quantized value.

For example, a 10 MHz sinewave with a 1V peak amplitude (2Vp-p) has a maximum slew rate of  $2\pi$ fA at zero crossing,

or  $62.8\text{V}/\mu\text{s}$ . With an 8-bit A/D converter, q (the quantization step size) = 2V/255 = 7.8mV. The input signal will slew one LSB in 124ps. To limit the error (and noise) contribution due to aperture effects to 1/2LSB, the aperture must be shorter than 62ps.

This is the primary reason that the signal to noise ratio drops off as full scale frequency increases. Note, also, that the slew rate is directly proportional to signal amplitude, A. A/Ds will handle lower-amplitude signals of higher bandwidth.

All this is of particular interest in applications such as digitizing analog VGA RGB signals, or the output of a CCD imaging chip. These data are effectively pre-sampled: there is a period of rapid slewing from one pixel value to another, followed by a relatively stable dc level before the signal slews to the next pixel value. The goal is, of course, to sample on these pixel values, not on the slewing between pixels. During the aperture time, the A/D sees essentially a dc signal, and classic bandwidth considerations are not important. As long as the input circuit can slew and settle to the new value in the prescribed period, an accurate conversion will be made.

The TMC1175A/1275 is capable of slewing a full 2V and settling between samples taken as little as 25ns apart, making it ideal for digitizing analog VGA and CCD outputs.

# **Equivalent Circuits and Threshold Level**



Figure 4. Equivalent Digital Input Circuit



Figure 5. Equivalent Digital Output Circuit



Figure 6. Equivalent Analog Input Circuit



Figure 7. Threshold Levels for Three-State Measurements

# **Absolute Maximum Ratings**

(beyond which the device may be damaged)1

| Parameter                     | Conditions                            | Min       | Тур | Max        | Unit |
|-------------------------------|---------------------------------------|-----------|-----|------------|------|
| Power Supply Voltages         |                                       |           | ·   |            |      |
| VDDA                          | Measured to AGND                      | -0.5      |     | 7.0        | ٧    |
| VDDD                          | Measured to DGND                      | -0.5      |     | 7.0        | V    |
| VDDA                          | Measured to VDDD                      | -0.5      |     | 0.5        | ٧    |
| AGND                          | Measured to DGND                      | -0.5      |     | 0.5        | ٧    |
| Digital Inputs                |                                       |           |     |            |      |
| Applied Voltage <sup>2</sup>  | Measured to DGND                      | -0.5      |     | VDDD + 0.5 | ٧    |
| Forced Current <sup>3,4</sup> |                                       | -10.0     |     | 10.0       | mA   |
| Analog Inputs                 |                                       | l ·       |     | -1         |      |
| Applied Voltage <sup>2</sup>  | Measured to AGND                      | -0.5      |     | VDDA + 0.5 | ٧    |
| Forced Current <sup>3,4</sup> |                                       | -10.0     |     | 10.0       | mA   |
| Outputs                       |                                       | L         | 1   |            |      |
| Applied Voltage <sup>2</sup>  | Measured to DGND                      | -0.5      |     | VDDD + 0.5 | ٧    |
| Forced Current <sup>3,4</sup> |                                       | -6.0      |     | 6.0        | mA   |
| Short Circuit Duration        | Single output in HIGH state to ground |           |     | 1 1        | sec  |
| Temperature                   |                                       | <u></u> . | ·   | <u> </u>   |      |
| Operating, ambient            |                                       | -20       | T   | 110        | °C   |
| Junction                      |                                       |           |     | 150        | °C   |
| Storage                       |                                       | -65       |     | 150        | °C   |
| Lead Soldering                | 10 seconds                            |           |     | 300        | °C   |
| Vapor Phase Soldering         | 1 minute                              |           |     | 220        | °C   |

- Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.
  Applied voltage must be current limited to specified range.

- Forcing voltage must be limited to specified range.
  Current is specified as conventional current flowing into the device.

# **Operating Conditions**

| Paramet | er                               | Min              | Nom  | Max | Units |      |
|---------|----------------------------------|------------------|------|-----|-------|------|
| VDDD    | Digital Power Supply Voltage     |                  | 4.75 | 5.0 | 5.25  | V    |
| VDDA    | Analog Power Supply Voltage      |                  | 4.75 | 5.0 | 5.25  | V    |
| AGND    | Analog Ground (Measured to DGND) |                  | -0.1 | 0   | 0.1   | V    |
| fs      | Conversion Rate                  | TMC1175A/1275-20 |      |     | 20    | Msps |
|         |                                  | TMC1175A/1275-30 |      |     | 30    | Msps |
|         |                                  | TMC1175A/1275-40 |      |     | 40    | Msps |
| tpwH    | CONV Pulsewidth, HIGH            | TMC1175A/1275-20 | 15   |     |       | ns   |
|         |                                  | TMC1175A/1275-30 | 13   |     |       | ns   |
|         |                                  | TMC1175A/1275-40 | 12   |     |       | ns   |

# Operating Conditions (continued)

| Paramete | r                              |                  | Min                       | Nom | Max           | Units |
|----------|--------------------------------|------------------|---------------------------|-----|---------------|-------|
| tPWL     | CONV Pulsewidth, LOW           | TMC1175A/1275-20 | 15                        |     |               | ns    |
|          |                                | TMC1175A/1275-30 | 12                        |     |               | ns    |
|          |                                | TMC1175A/1275-40 | 12                        |     |               | ns    |
| VRT      | Reference Voltage, Top         |                  | 2.0                       | 2.6 | VDDA          | v     |
| VRB      | Reference Voltage, Bottom      |                  | 0                         | 0.6 | 3.0           | V     |
| VRT-VRB  | Reference Voltage Differential |                  | 1.0                       |     | 5.0           | V     |
| VIN      | Analog Input Range             |                  | VRB                       |     | VRT           | V     |
| ViH      | Input Voltage, Logic HIGH      |                  | 0.7 x<br>V <sub>DDD</sub> |     | VDDD          | V     |
| VIL      | Input Voltage, Logic LOW       |                  | GND                       |     | 0.3 x<br>VDDD | V     |
| ЮН       | Output Current, Logic HIGH     |                  |                           |     | -4.0          | mA    |
| loL      | Output Current, Logic LOW      |                  |                           |     | 4.0           | mA    |
| TA       | Ambient Temperature, Still Air |                  | -20                       |     | 75            | °C    |

# Vibeo

# **Electrical Characteristics**

| Parameter |                                   | Conditions                                                 | Min                                   | Typ <sup>1</sup> | Max | Units |
|-----------|-----------------------------------|------------------------------------------------------------|---------------------------------------|------------------|-----|-------|
| IDD       | Power Supply Current <sup>1</sup> | VDDD = VDDA = Max, CLOAD = 35pF                            |                                       |                  | _   |       |
|           |                                   | fs = 20Msps                                                |                                       | 20               | 30  | mA    |
|           |                                   | fs = 30Msps                                                |                                       | 25               | 35  | mA    |
|           |                                   | fs = 40Msps                                                |                                       | 30               | 40  | mA    |
| IDDQ      | Power Supply Current,             | V <sub>DDD</sub> = V <sub>DDA</sub> = Max                  |                                       | <del></del>      |     |       |
|           | Quiescent                         | CONV = LOW                                                 |                                       | 7                | 18  | mA    |
|           |                                   | CONV = HIGH                                                |                                       | 10               | 20  | mA    |
| PD .      | Total Power Dissipation           | VDDD = VDDA = Max, CLOAD = 35pF                            | 1                                     |                  |     |       |
|           |                                   | fs = 20Msps                                                |                                       | 100              | 160 | mW    |
|           |                                   | fs = 30Msps                                                |                                       | 125              | 185 | mW    |
|           |                                   | fs = 40Msps                                                |                                       | 150              | 210 | mW    |
| CAI       | Input Capacitance, Analog         | CONV = LOW                                                 |                                       | 4                |     | pF    |
|           |                                   | CONV = HIGH                                                |                                       | 12               |     | pF    |
| RIN       | Input Resistance                  |                                                            | 500                                   | 1000             |     | kΩ    |
| ICB       | Input Current, Analog             |                                                            |                                       |                  | ±1  | μΑ    |
| RREF      | Reference Resistance              |                                                            | 200                                   | 270              | 340 | Ω     |
| ІН        | Input Current, HIGH               | VDDD = Max, VIN = VDDD                                     | · · · · · · · · · · · · · · · · · · · | -                | ±5  | μА    |
| lıL       | Input Current, LOW                | VDDD = Max, VIN = 0V                                       |                                       |                  | ±5  | μA    |
| lozh      | Hi-Z Output Leakage               | V <sub>DDD</sub> = Max, V <sub>IN</sub> = V <sub>DDD</sub> |                                       |                  | ±5  | μΑ    |
| IOZL      | Hi-Z Output Leakage               | VDDD = Max, VIN = 0V                                       |                                       |                  | ±5  | μA    |
| los       | Short-Circuit Current             |                                                            |                                       |                  | -30 | mA    |

# **Electrical Characteristics** (continued)

| Param | neter                      | Conditions   | Min      | Typ1 | Max | Units |
|-------|----------------------------|--------------|----------|------|-----|-------|
| Vон   | Output Voltage, HIGH       | IOH = -100μA | VDDD-0.3 |      |     | ٧     |
|       |                            | IOH = -2.5mA | 3.5      |      |     | V     |
|       |                            | IOH = Max    | 2.4      |      |     | V     |
| VOL   | Output Voltage, LOW        | IOL = Max    |          |      | 0.4 | ٧     |
| CDI   | Digital Input Capacitance  |              |          | 4    | 10  | pF    |
| CDO   | Digital Output Capacitance |              |          | 10   |     | pF    |

### Note:

# **Switching Characteristics**

| Param | eter                 | Conditions   | Min | Тур | Max | Units |
|-------|----------------------|--------------|-----|-----|-----|-------|
| tsto  | Sampling Time Offset |              | 2   | 5   | 8   | ns    |
| tHO   | Output Hold Time     | CLOAD = 15pF | 5   |     |     | ns    |
| tDO   | Output Delay Time    | CLOAD = 15pF |     |     | 20  | ns    |
| tENA  | Output Enable Time   |              |     |     | 27  | ns    |
| tDIS  | Output Disable Time  |              |     |     | 42  | ns    |

# **System Performance Characteristics**

| Parar | neter                                    | Conditions                                                                         | Min | Typ <sup>1</sup> | Max            | Units             |
|-------|------------------------------------------|------------------------------------------------------------------------------------|-----|------------------|----------------|-------------------|
| ELI   | Integral Linearity Error,<br>Independent | VRT - VRB >= 2.0V                                                                  |     | ±0.5             | ±0.75          | LSB               |
| ELD   | Differential Linearity Error             | V <sub>RT</sub> - V <sub>RB</sub> >= 2.0V                                          |     | ±0.3             | ±0.5           | LSB               |
| BW    | Bandwidth <sup>2</sup>                   | TMC1175A/1275-20<br>TMC1175A/1275-30<br>TMC1175A/1275-40                           |     |                  | 10<br>12<br>12 | MHz<br>MHz<br>MHz |
| EAP   | Aperture Error                           |                                                                                    |     | 30               |                | ps                |
| Еот   | Offset Voltage, Top                      | RT - VIN for most positive code transition                                         | -8  | -25              | -42            | mV                |
| Еов   | Offset Voltage, Bottom                   | RB - VIN for most negative code transition                                         | 30  | 40               | 50             | mV                |
| dg    | Differential Gain                        | fs = 14.3Msps<br>NTSC 40 IRE Mod Ramp<br>VDDA = +5.0V, TA=25°C<br>VRT - VRB = 2.0V |     | 1.5              | 2.7            | %                 |
| dp    | Differential Phase                       | fs = 14.3Msps<br>NTSC 40 IRE Mod Ramp<br>VDDA = +5.0V, TA=25°C<br>VRT - VRB = 2.0V |     | 0.5              | 1.0            | deg               |

### Notes:

<sup>1.</sup> Typical values with  $V_{DDD} = V_{DDA} = Nom$  and  $T_A = Nom$ , Minimum/Maximum values with  $V_{DDD} = V_{DDA} = Max$  and  $T_A = Min$ .

<sup>1.</sup> Values shown in Typ column are typical for VDDD = VDDA = +5V and TA = 25°C.

<sup>2.</sup> Bandwidth is the frequency up to which a full-scale sinewave can be digitized without spurious codes.

TMC1175A/TMC1275 PRODUCT SPECIFICATION

# **System Performance Characteristics**

| Parame | ter                         | Conditions                            | Min | Тур | Max | Units |
|--------|-----------------------------|---------------------------------------|-----|-----|-----|-------|
| SNR    | Signal-to-Noise Ratio       | fs = 20Msps, V <sub>IN</sub> = 2V p-p |     |     |     |       |
|        |                             | fin = 1.24MHz                         | 44  | 48  |     | dB    |
|        |                             | fin = 2.48MHz                         | 43  | 47  |     | dB    |
|        |                             | fin = 6.98MHz                         | 41  | 45  |     | dB    |
|        |                             | fIN = 10.0MHz                         | 37  | 42  |     | dB    |
|        |                             | fs = 30Msps, V <sub>IN</sub> = 2V p-p |     |     |     |       |
|        |                             | fIN = 1.24MHz                         | 42  | 47  |     | dB    |
|        |                             | fIN = 2.48MHz                         | 40  | 45  |     | dB    |
|        |                             | fIN = 6.98MHz                         | 38  | 43  |     | dB    |
|        |                             | fin = 10.0MHz                         | 33  | 39  |     | dB    |
|        |                             | fin = 12.0MHz                         | 30  | 37  |     | dB    |
|        |                             | fs = 40Msps, V <sub>IN</sub> = 2V p-p |     |     |     |       |
|        |                             | fiN = 1.24MHz                         | 40  | 45  |     | dB    |
|        |                             | fin = 2.48MHz                         | 38  | 43  |     | dB    |
|        |                             | fin = 6.98MHz                         | 36  | 41  |     | dB    |
|        |                             | fIN = 10.0MHz                         | 34  | 38  |     | dB    |
|        |                             | fiN = 12.0MHz                         | 32  | 36  |     | dB    |
| SFDR   | Spurious-Free Dynamic Range | fs = 20Msps, V <sub>IN</sub> = 2V p-p |     |     |     |       |
|        |                             | fiN = 1.24MHz                         | 46  | 52  |     | dB    |
|        |                             | fIN = 2.48MHz                         | 44  | 51  |     | dB    |
|        |                             | fiN = 6.98MHz                         | 41  | 45  |     | dB    |
|        |                             | fIN = 10.0MHz                         | 38  | 43  |     | dB    |
|        |                             | fs = 30Msps, VIN = 2V p-p             |     |     |     |       |
|        |                             | fIN = 1.24MHz                         | 42  | 49  |     | dB    |
|        |                             | fin = 2.48MHz                         | 40  | 45  |     | dB    |
|        |                             | fin = 6.98MHz                         | 37  | 41  |     | dB    |
|        |                             | fin = 10.0MHz                         | 35  | 40  |     | dB    |
|        |                             | fiN = 12.0MHz                         | 34  | 39  |     | dB    |
|        |                             | fs = 40Msps, VIN = 2V p-p             |     |     |     |       |
|        |                             | fIN = 1.24MHz                         | 40  | 44  |     | dB    |
|        |                             | fIN = 2.48MHz                         | 39  | 43  |     | dB    |
|        |                             | fIN = 6.98MHz                         | 38  | 41  |     | dB    |
|        |                             | fIN = 10.0MHz                         | 36  | 40  |     | dB    |
|        |                             | fIN = 12.0MHz                         | 36  | 39  |     | dB    |

### Notes:

3. Values shown in Typ column are typical for VDDD = VDDA =+5V and TA = 25°C.

2-407

SNR values do not include the harmonics of the fundamental frequency.
 SFDR is the ratio in dB of fundamental amplitude to the harmonic with the highest amplitude.

### Typical Performance Characteristics









Figure 10. Typical SNR vs fin and fs

Figure 11. Typical SNR vs Full Scale Input Range

# **Applications Discussion**

The circuit in Figure 12 employs a band-gap reference to generate a variable RT reference voltages for the TMC1175A/1275 as well as a bias voltage to offset the wideband input amplifier to mid-range. An "offset adjust" is also shown for varying the mid-range voltage level. The operational amplifier in the reference circuitry is a standard 741-type.

The voltage reference at RT can be adjusted from 0.0 to 2.4 volts while RB is grounded. Diodes are used to restrict the wideband amplifier output to between -0.7V and VDD +0.7V. Diode protection is good practice to limit the analog input voltage at VIN to the safe operating range.

The circuit in Figure 13 shows self-bias of RT and RB by connection to VR+ and VR-. This sets up a 0.6 to 2.6 Volt input range for VIN. The input range is susceptible to power supply variation since the voltages on RT and RB are directly derived from VDDA. The video input is AC-coupled and biased at a adjustable midpoint of the A/D input range. This circuit offers the advantage of minimum support circuitry for the most cost-sensitive applications.

In Figure 14, an external band-gap reference sets RT to +1.2 Volts while RB is grounded. The internal pull-up resistor, R+, provides the bias current for the band-gap reference. The A/D converter input is biased to the mid-point of the input range.

### Grounding

The TMC1175A/1275 has separate analog and digital circuits. To keep digital system noise from the A/D converter, it is recommended that power supply voltages (VDDD and VDDA) come from the same source, and that ground connections (DGND and AGND) be made to the analog ground plane. Power supply pins should be individually decoupled at the pin. The digital circuitry that gets its input from the TMC1175A/1275 should be referred to the system digital ground plane.

### **Printed Circuit Board Layout**

Designing with high performance mixed-signal circuits demands printed circuits with ground planes. Wire-wrap is not an option, even for breadboarding. Overall system per-

Figure 12. Typical Interface Circuit - High Performance

formance is strongly influenced by the board layout. Capacitive coupling from digital to analog circuits may result in poor A/D conversion. Consider the following suggestions when doing the layout:

- Keep the critical analog traces (VIN, RT, RB, VR+, VR-) as short as possible and as far as possible from all digital signals. The TMC1175A/1275 should be located near the board edge, close to the analog input connectors.
- The power plane for the TMC1175A/1275 should be separate from that which supplies the rest of the digital circuitry. A single power plane should be used for all of the VDD pins. If the power supply for the TMC1175A/ 1275 is the same as that of the system's digital circuitry, power to the TMC1175A/1275 should be decoupled with ferrite beads and 0.1μF capacitors to reduce noise.
- The ground plane should be solid, not cross-hatched.
  Connections to the ground plane should have very short leads.
- 4. Decoupling capacitors should be applied liberally to VDD pins. Remember that not all power supply pins are created equal. They supply different circuits on the integrated circuit, each of which generate varying amounts and types of noise. For best results, use 0.1μF ceramic capacitors. Lead lengths should be minimized. Ceramic chip capacitors are the best choice.
- 5. If the digital power supply has a dedicated power plane layer, it should not be placed under the TMC1175A/1275, the voltage reference, or the analog inputs. Capacitive coupling of digital power supply noise from this layer to the TMC1175A/1275 and its related analog circuitry can have an adverse effect on performance.



Figure 13. Typical Interface Circuit - Low Cost



Figure 14. Typical Interface Circuit - Stabilized Reference

 CONV should be handled carefully. Jitter and noise on this clock may degrade performance. Terminate the clock line carefully to eliminate overshoot and ringing. ing system applications and circuit variations. An on-board D/A converter is provided to reconstruct the digitized signal and to evaluate converter performance.

# Evaluation Board

An evaluation board is available that implements good interface practices and provide a convenient testbed for develop-

Contact your sales representative for information.

# **Ordering Information**

| Product Number | Conversion<br>Rate | Temperature Range              | Screening  | Package      | Package<br>Marking |
|----------------|--------------------|--------------------------------|------------|--------------|--------------------|
| TMC1175AM7C20  | 20 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 24-Lead SOIC | 1175AM7C20         |
| TMC1175AM7C30  | 30 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 24-Lead SOIC | 1175AM7C30         |
| TMC1175AM7C40  | 40 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 24-Lead SOIC | 1175AM7C40         |
| TMC1175AN2C20  | 20 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 24-Lead PDIP | 1175AN2C20         |
| TMC1175AN2C30  | 30 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 24-Lead PDIP | 1175AN2C30         |
| TMC1175AN2C40  | 40 Msps            | TA = -20°C to 75°C             | Commercial | 24-Lead PDIP | 1175AN2C40         |
| TMC1175AR3C20  | 20 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 28-Lead PLCC | 1175AR3C20         |
| TMC1175AR3C30  | 30 Msps            | TA = -20°C to 75°C             | Commercial | 28-Lead PLCC | 1175AR3C30         |
| TMC1175AR3C40  | 40 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 28-Lead PLCC | 1175AR3C40         |
| TMC1275M7C20   | 20 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 24-Lead SOIC | 1275M7C20          |
| TMC1275M7C30   | 30 Msps            | TA = -20°C to 75°C             | Commercial | 24-Lead SOIC | 1275M7C30          |
| TMC1275M7C40   | 40 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 24-Lead SOIC | 1275M7C40          |
| TMC1275N2C20   | 20 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 24-Lead PDIP | 1275N2C20          |
| TMC1275N2C30   | 30 Msps            | TA = -20°C to 75°C             | Commercial | 24-Lead PDIP | 1275N2C30          |
| TMC1275N2C40   | 40 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 24-Lead PDIP | 1275N2C40          |
| TMC1275R3C20   | 20 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 28-Lead PLCC | 1275R3C20          |
| TMC1275R3C30   | 30 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 28-Lead PLCC | 1275R3C30          |
| TMC1275R3C40   | 40 Msps            | T <sub>A</sub> = -20°C to 75°C | Commercial | 28-Lead PLCC | 1275R3C40          |