# SPC11A ## **12KB Sound Controller** ## Preliminary JUL. 09, 2001 Version 0.1 ## **Table of Contents** **PAGE** 8.2. CURRENT MODE DAC SPEAKER DRIVER 10 9.1 PAD ASSIGNMENT 11 ## 12KB SOUND CONTROLLER #### 1. GENERAL DESCRIPTION The SPC11A, a two-channel speech/melody synthesizer, equips an 8-bit CMOS microprocessor with 69 instructions, 12K-byte ROM for speech and melody data (speech compressed by a 4-bit ADPCM with approx. three seconds speech duration @ 6.0KHz sampling rate) and 64-byte working SRAM. Other primary features include two Timer/Counters, 8 Software Selectable I/Os, and one 8-bit current D/A output. In audio processing, melody and speech can be mixed into one output. It operates at a wide voltage range of 2.4V - 5.5V with a Low Voltage Reset function that automatically resets CPU when operating voltage is less than 1.3V/2.7V. Plus, a Clock Stop mode is built in for power savings. The unique power saving mode saves the RAM contents, but freezes the oscillator to stop executing other functions. The maximum CPU frequency can run up to 6.0MHz and the instruction cycle is two clock cycles (min.) ~ six clock cycles (max.). The SPC11A loads, not only the latest technology, but also the full commitment and technical support of Sunplus. ## 2. BLOCK DIAGRAM #### 3. FEATURES - 8-bit microprocessor - 12K-byte ROM for program and audio data - 64-byte working SRAM - Software-based audio processing - Wide operating voltage: 2.4V 5.5V @ 4.0MHz 3.6V 5.5V @ 6.0MHz ■ Supports ROSC only - Max. CPU clock: 4.0MHz @ 3.0V, 6.0MHz @ 5.0V - Standby mode (Clock Stop mode) for power savings. Max. 2µA @ 5.0V - 500ns instruction cycle time @ 4.0MHz CPU clock - Eight general I/Os - Two 12-bit timer/counters - Six INT sources - Key wake -up function - Approx. 3-sec speech @ 6.0KHz sampling rate with ADPCM - One D/A output - Low Voltage Reset #### 4. APPLICATION FIELD - Intelligent education toys - Ex. Pattern to voice (animal, car, color, etc.) Spelling (English or Chinese) Math - Advanced toy controller - General speech synthesizer - Industrial controller ## 5. SIGNAL DESCRIPTIONS\* | Mnemonic | PIN No. | Туре | Description | | | | |----------|---------|------|-------------------------------------------------------------------------------------|--|--|--| | VDD | 9 | I | Power input | | | | | VSS | 10 | I | Ground | | | | | ROSC | 11 | I | ROSC Resistor input (Resistor must be connected to VDD) | | | | | RESET | 13 | I | RESET | | | | | TEST | 12 | I | TEST MODE | | | | | AUD | 14 | 0 | AUDIO OUTPUT | | | | | | | | Port C is a 4-bit bi-directional programmable Input / Output port with Pull-high or | | | | | IOC1 | 8 | I/O | Open-drain option. In input mode, Port C can be in either Pure or Pull-high states. | | | | | IOC2 | 7 | I/O | In output mode, Port C can be a Buffer or Open-drain NMOS type (sink current). | | | | | IOC6 | 6 | I/O | IOC1: EXT INT IN | | | | | IOC7 | 5 | I/O | IOC2: EXT COUNT IN | | | | | | | | **See note 1 and 2 below. | | | | | | | | Port D is a 4-bit bi-directional programmable Input / Output port with Pull-low or | | | | | IOD0 | 1 | I/O | Open-drain option. In input mode, Port D can be either Pure or Pull-low states. In | | | | | IOD1 | 2 | I/O | output mode, Port D can be either Buffer or Open-drain PMOS type (send current). | | | | | IOD6 | 3 | I/O | (Key change, Wake up I/O) | | | | | IOD7 | 4 | I/O | **See note 1 and 2 below. | | | | <sup>\*</sup> Refer to SPC Programming Guide for more information. Preliminary Version: 0.1 <sup>\*\*</sup>Note: 1.) Two input states can be specified: Pure Input, Pull-High or Pull Low. <sup>2.)</sup> Three output states can be specified: Buffer output, Open Drain PMOS output (send), or Open Drain NMOS output (sink). #### 6. FUNCTIONAL DESCRIPTIONS #### 6.1. CPU The microprocessor in SPC11A is a high performance 8-bit processor equipped Accumulator, Program Counter, X Register, Stack pointer and Processor Status Register (the same as the 6502 instruction structure). The maximum CPU speed of 6.0MHz is capable of bringing you the cleaner speech, pleasant music as well as achieving the best performance. #### 6.2. ROM Area The ROM area in SPC11A is 12K-byte that can be used for program as well as data. #### 6.3. RAM Area The total RAM size is 64-bytes (including Stack) starting from address \$C0 through \$FF. #### 6.4. Map of Memory and I/Os #### 6.5. I/O Port Configuration\* Input/Output IOC port : IOC2 - IOC1 Input/Output IOD port: IOD7 - IOD6 Input/Output IOD port : IOD1 - IOD0 Note: \* Values are for VDD = 5.0V test conditions only. #### 6.6. Power Saving Mode The SPC11A includes a power saving mode (Standby mode) for those applications that require very low standby current. To enter standby mode, the Wake-Up Register must be enabled and then stop the CPU clock by writing the STOP CLOCK Register to enter standby mode. In such mode, RAM and I/Os will remain in their previous states until being awaken. Port IOD(7, 6, 1, 0) is the only wake-up source in the SPC11A. After the SPC11A is awaken, the internal CPU will go to the RESET State (Tw $\geqq$ 65536 x T1) and continue to execute program. Wakeup Reset will not affect RAM nor I/Os (FIG.1). FIG. 1 T1 = 1 / ( $F_{CPU}$ ), Tw $\geq$ 65536 x T1 ### 6.7. Low Voltage Reset The SPC11A has a Low Voltage Reset (LVR) function. In general, the CPU becomes unstable and malfunctions when the power voltage drops below certain operating voltage. With the unique design of Low Voltage Reset in SPC11A, it is able to reset all functions to the initial operational (stable) state if the VDD power-supply voltage drops below 1.3V or 2.7V (FIG.2). (The LVR function is the same as Power ON Reset or External Reset.) FIG. 2 #### 6.8. Timer/Counter The SPC11A has two 12-bit timer/counters, TMA and TMB respectively. TMA can be specified as a timer or a counter, but TMB can only be used as a timer. In the timer mode, TMA and TMB are re-loaded up-counters. When timer rollovers from \$0FFF to \$0000, the carry (overflow) signal will make the user's preset value to be loaded into timer automatically and up-count again. At the same time, the carry signal will generate an INT signal if the corresponding bit is enabled in the INT ENABLE Register. Suppose TMA is specified as a counter, users can reset it by loading #0 into the counter. After the counter has been activated, the value in the counter can also be read at the same time. The read instruction will not affect the value of the counter nor reset it. Clock source of Timer/Counter can be selected as follows: | Timer/Counter | | Clock Source | | | | |----------------------|-----------------------------------|-----------------------------------|--|--|--| | TMA | 12-BIT TIMER CPU CLOCK (T) or T/4 | | | | | | | 12-BIT COUNTER | T/64, T/8192, T/65536 or EXT CLK | | | | | TMB | 12-BIT TIMER | T or T/4 | | | | | MODE SELECT REGISTER | | TMA only, select timer or counter | | | | | TIMER CLOCK SELECTOR | | Select T or T/4 | | | | #### 6.9. Speech and Melody Since the SPC11A provides a large ROM and wide range of CPU operating speeds, it is the most suitable device for speech and melody synthesis. In speech synthesis, the SPC11A can use NMI for accurate sampling frequency. The user can store the speech data in ROM and play it back with realistic sound quality. Several algorithms are recommended for high fidelity and compression of sound: PCM, LOG PCM, and ADPCM. In melody synthesis, the SPC11A provides a dual tone mode to obtain melodious music. After selecting the dual tone mode, the user only needs to program either TMA or TMB, or both TMA and TMB to generate expected frequency for each channel. The hardware will toggle the tone wave automatically without entering into an interrupt service routine. The user can create musical instruments or sound effects by simply controlling the envelope of tone output. ## 7. ELECTRICAL SPECIFICATIONS ## 7.1. Absolute Maximum Ratings | Characteristics | Symbol | Ratings | |-----------------------|------------------|--------------------------------| | DC Supply Voltage | V <sub>+</sub> | < 7.0V | | Input Voltage Range | V <sub>IN</sub> | -0.5V to V <sub>+</sub> + 0.5V | | Operating Temperature | T <sub>A</sub> | 0°C to +60°C | | Storage Temperature | T <sub>STO</sub> | -50°C to +150°C | **Note:** Stresses beyond those given in the Absolute Maximum Rating table may cause operational errors or damage to the device. For normal operational conditions see AC/DC Electrical Characteristics. ## 7.2. AC Characteristics (T<sub>A</sub> = 25°C) | 21 | | Limit | | | | T 10 "" | | |-----------------|-------------------|-------|------|------|------|----------------------------------|--| | Characteristics | Symbol | Min. | Тур. | Max. | Unit | Test Condition | | | 000.5 | _ | - | 2.0 | 4.0 | MHz | VDD = 2.4V - 3.6V, for 2-battery | | | OSC Frequency | F <sub>OSC2</sub> | - | 4.0 | 6.0 | MHz | VDD = 3.6V - 5.5V, for 3-battery | | ## 7.3. DC Characteristics (VDD = 3.0V, $T_A = 25$ °C) | 01 | Limit | | 11-24 | | T ( 0 1111 | | | |--------------------------|-------------------|------|-------|------|------------|---------------------------------------------|--| | Characteristics | Symbol | Min. | Тур. | Max. | Unit | Test Condition | | | Operating Voltage | VDD | 2.4 | - | 3.6 | V | For 2-battery | | | Operating Current | I <sub>OP</sub> | - | 1.5 | 2.0 | mA | F <sub>CPU</sub> = 3.0MHz @ 3.0V, no load | | | Standby Current | I <sub>STBY</sub> | - | - | 2.0 | μА | VDD = 3.0V | | | Audio output current | I <sub>AUD</sub> | - | -1.5 | - | mA | VDD = 3.0V,one-channel | | | Input High Level | V <sub>IH</sub> | 2.0 | - | - | V | VDD = 3.0V | | | Input High Level(IOC2-1) | V <sub>IH</sub> | 1.6 | - | 1 | V | VDD = 3.0V | | | Input Low Level | V <sub>IL</sub> | - | - | 0.8 | V | VDD = 3.0V | | | Input Low Level (IOC2-1) | V <sub>IL</sub> | - | - | 1.1 | V | VDD = 3.0V | | | Output High I (IOC, IOD) | I <sub>OH</sub> | -1.0 | - | 1 | mA | VDD = 3.0V, V <sub>OH</sub> = 2.0V | | | Output Sink I (IOC, IOD) | I <sub>OL</sub> | 2.0 | - | 1 | mA | VDD = 3.0V, V <sub>OL</sub> = 0.8V | | | Input Resistor (IOD) | R <sub>IN</sub> | - | 100 | - | Kohm | Pull Low, VDD = 3.0V, V <sub>IN</sub> = VDD | | ## 7.4. DC Characteristics (VDD = 5.0V, T<sub>A</sub> = 25°C) | | | Limit | | | | | | |---------------------------|-------------------|-------|------|------|------|---------------------------------------------|--| | Characteristics | Symbol | Min. | Тур. | Max. | Unit | Test Condition | | | Operating Voltage | VDD | 3.6 | - | 5.5 | V | For 3-battery | | | Operating Current | I <sub>OP</sub> | - | 4.0 | 5.0 | mA | F <sub>CPU</sub> = 4.0MHz @ 5.0V, no load | | | Standby Current | I <sub>STBY</sub> | - | - | 2.0 | μА | VDD = 5.0V | | | Audio output current | I <sub>AUD</sub> | - | -3.0 | - | mA | VDD = 5.0V, one-channel | | | Input High Level | $V_{IH}$ | 3.0 | - | - | V | VDD = 5.0V | | | Input High Level (IOC2-1) | $V_{IH}$ | 2.0 | - | - | V | VDD = 5.0V | | | Input Low Level | $V_{IL}$ | - | - | 0.8 | V | VDD = 5.0V | | | Input Low Level(IOC2-1) | $V_{IL}$ | - | - | 1.6 | V | VDD = 5.0V | | | Output High I (IOC, IOD) | I <sub>OH</sub> | -1.0 | - | - | mA | VDD = 5.0V, V <sub>OH</sub> = 4.2V | | | Output Sink I (IOC, IOD) | l <sub>oL</sub> | 4.0 | - | - | mA | VDD = 5.0V, V <sub>OL</sub> = 0.8V | | | Input Resistor (IOD) | R <sub>IN</sub> | - | 60 | - | Kohm | Pull Low, VDD = 5.0V, V <sub>IN</sub> = VDD | | JUL. 09, 2001 ## 8. APPLICATION CIRCUITS ## 8.1. Application Circuit #### 8.2. Current Mode DAC Speaker Driver Figure 1: The simplest CKT uses with low impedance speaker. It has high operation current, but low cost. Figure 2: It is the same as Figure 1 but a high impedance speaker is used. Figure 3: The CKT contains a low pass filter. It is capable of providing higher speech quality, but it takes higher operation current. Figure 4: Improved version of Figure 3. The standby current can be controlled by the enable pin. Figure 5: The current mirror mode. It is able to control the volume. In addition, it is more stable and has lower operation current than Figure 1-3. Figure 6: High quality, low operation current CKT, but more expensive. ## 9. PACKAGE/PAD LOCATIONS #### 9.1. PAD Assignment $\label{eq:chip Size: 1370} Chip \mbox{ Size: 1370} \mbox{$\mu m$ x 1280} \mbox{$\mu m$}$ This IC substrate should be connected to VSS Note1: Chip size included scribe line. Note2: The $0.1\mu\text{F}$ capacitor between VDD and VSS should be placed to IC as close as possible. #### 9.2. Ordering Information | Product Number | Package Type | | | |----------------|--------------|--|--| | SPC11A-nnnnV-C | Chip form | | | Note1: Code number (nnnnV) is assigned for customer. Note2: Code number (nnnn = 0000 - 9999); version (A = A - Z). ## 9.3. PAD Locations | PAD No. | PAD Name | Х | Υ | |---------|----------|------|------| | 1 | IOD0 | -535 | -479 | | 2 | IOD1 | -411 | -479 | | 3 | IOD6 | -287 | -479 | | 4 | IOD7 | -163 | -479 | | 5 | IOC7 | -42 | -479 | | 6 | IOC6 | 80 | -479 | | 7 | IOC2 | 201 | -479 | | 8 | IOC1 | 323 | -479 | | 9 | VDD | 443 | -479 | | 10 | VSS | 522 | -182 | | 11 | ROSC | 522 | -62 | | 12 | TEST | 522 | 58 | | 13 | RESET | 523 | 178 | | 14 | AUD | 522 | 298 | 12 #### 10. DISCLAIMER The information appearing in this publication is believed to be accurate. Integrated circuits sold by Sunplus Technology are covered by the warranty and patent indemnification provisions stipulated in the terms of sale only. SUNPLUS makes no warranty, express, statutory implied or by description regarding the information in this publication or regarding the freedom of the described chip(s) from patent infringement. FURTHERMORE, SUNPLUS MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. SUNPLUS reserves the right to halt production or alter the specifications and prices at any time without notice. Accordingly, the reader is cautioned to verify that the data sheets and other information in this publication are current before placing orders. Products described herein are intended for use in normal commercial applications. Applications involving unusual environmental or reliability requirements, e.g. military equipment or medical life support equipment, are specifically not recommended without additional processing by SUNPLUS for such applications. Please note that application circuits illustrated in this document are for reference purposes only. 13 ## 11. REVISION HISTORY | Date | Revision # | Description | Page | |---------------|------------|-------------|------| | JUL. 09, 2001 | 0.1 | Original | 14 | Preliminary Version: 0.1