# SONY

# ICX098BL

#### Diagonal 4.5mm (Type 1/4) Progressive Scan CCD Image Sensor with Square Pixel for B/W Cameras

#### Description

The ICX098BL is a diagonal 4.5mm (Type 1/4) interline CCD solid-state image sensor with a square pixel array which supports VGA format. Progressive scan allows all pixels signals to be output independently within approximately 1/30 second. Also, the adoption of monitoring mode supports 60 frame/s. This chip features an electronic shutter with variable charge-storage time which makes it possible to realize full-frame still image without a mechanical shutter. Further, high sensitivity and low dark current are achieved through the adoption of HAD (Hole-Accumulation Diode) sensors.

This chip is suitable for applications such as seconddimensional bar-code reader, PC input cameras, etc.

#### **Features**

- Progressive scan allows individual readout of the image signals from all pixels.
- High horizontal and vertical resolution (both approx. 480TV-lines) still image without a mechanical shutter.
- Supports monitoring mode
- Square pixel
- Supports VGA format
- Horizontal drive frequency: 12.27MHz
- No voltage adjustments (reset gate and substrate bias are not adjusted.)
- · High resolution, high sensitivity, low dark current
- · Continuous variable-speed shutter
- Low smear
- · Excellent antiblooming characteristics
- Horizontal register: 3.3V drive
- 14-pin high precision plastic package (enables dual-surface standard)

#### **Device Structure**

• Interline CCD image sensor

• Image size: Diagonal 4.5mm (Type 1/4)

Number of effective pixels:
 Total number of pixels:
 659 (H) × 494 (V) approx. 330K pixels
 692 (H) × 504 (V) approx. 350K pixels

• Chip size: 4.60mm (H)  $\times$  3.97mm (V) • Unit cell size: 5.6 $\mu$ m (H)  $\times$  5.6 $\mu$ m (V)

Optical black: Horizontal (H) direction: Front 2 pixels, rear 31 pixels

Vertical (V) direction: Front 8 pixels, rear 2 pixels

Number of dummy bits: Horizontal 16

Vertical 5

Substrate material: Silicon





Optical black position (Top View)

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

# **Block Diagram and Pin Configuration**

(Top View)



# **Pin Description**

| Pin No. | Symbol | Description                      | Pin No. | Symbol | Description                        |
|---------|--------|----------------------------------|---------|--------|------------------------------------|
| 1       | Vф1    | Vertical register transfer clock | 8       | VDD    | Supply voltage                     |
| 2       | Vфз    | Vertical register transfer clock | 9       | GND    | GND                                |
| 3       | Vф2A   | Vertical register transfer clock | 10      | φSUB   | Substrate clock                    |
| 4       | Vф2B   | Vertical register transfer clock | 11      | Сѕив   | Substrate bias*1                   |
| 5       | VL     | Protective transistor bias       | 12      | φRG    | Reset gate clock                   |
| 6       | GND    | GND                              | 13      | Нф1    | Horizontal register transfer clock |
| 7       | Vouт   | Signal output                    | 14      | Нф2    | Horizontal register transfer clock |

<sup>\*1</sup> DC bias is generated within the CCD, so that this pin should be grounded externally through a capacitance of 0.1µF.

# **Absolute Maximum Ratings**

|                          | Item                                                 | Ratings     | Unit | Remarks |
|--------------------------|------------------------------------------------------|-------------|------|---------|
|                          | Vdd, Vout, φRG – φSUB                                | -40 to +10  | V    |         |
|                          | Vφ2A, Vφ2B – φSUB                                    | -50 to +15  | V    |         |
| Against φSUB             | $V\phi_1$ , $V\phi_3$ , $VL-\phi SUB$                | -50 to +0.3 | V    |         |
|                          | Hφ1, Hφ2, GND – φSUB                                 | -40 to +0.3 | V    |         |
|                          | Csub – $\phi$ SUB                                    | –25 to      | V    |         |
|                          | Vdd, Vout, фRG, Csuв – GND                           | -0.3 to +18 | V    |         |
| Against GND              | Vφ1, Vφ2A, Vφ2B, Vφ3 – GND                           | -10 to +18  | V    |         |
|                          | Hφ1, Hφ2 – GND                                       | -10 to +5   | V    |         |
| Against \/               | Vф2A, Vф2B — VL                                      | -0.3 to +28 | V    |         |
| Against V∟               | Vφ1, Vφ3, Hφ1, Hφ2, GND – VL                         | -0.3 to +15 | V    |         |
|                          | Voltage difference between vertical clock input pins | to +15      | V    | *2      |
| Between input clock pins | Hφ1 – Hφ2                                            | −5 to +5    | V    |         |
| GIOCK PILIS              | Hφ1, Hφ2 – Vφ3                                       | -13 to +13  | V    |         |
| Storage tempe            | rature                                               | -30 to +80  | °C   |         |
| Operating temp           | perature                                             | -10 to +60  | °C   |         |

<sup>\*2 +24</sup>V (Max.) when clock width < 10µs, clock duty factor < 0.1%.

#### **Bias Conditions**

| Item                       | Symbol | Min.  | Тур. | Max.  | Unit | Remarks |
|----------------------------|--------|-------|------|-------|------|---------|
| Supply voltage             | VDD    | 14.55 | 15.0 | 15.45 | V    |         |
| Protective transistor bias | VL     |       | *1   |       |      |         |
| Substrate clock            | φSUB   | *2    |      |       |      |         |
| Reset gate clock           | φRG    |       | *2   |       |      |         |

<sup>\*1</sup> VL setting is the V<sub>VL</sub> voltage of the vertical transfer clock waveform, or the same power supply as the V<sub>L</sub> power supply for the V driver should be used.

#### **DC Characteristics**

| Item           | Symbol | Min. | Тур. | Max. | Unit | Remarks |
|----------------|--------|------|------|------|------|---------|
| Supply current | IDD    |      | 6.0  |      | mA   |         |

# **Clock Voltage Conditions**

| Item                            | Symbol                      | Min.  | Тур.         | Max.  | Unit | Waveform<br>diagram | Remarks               |
|---------------------------------|-----------------------------|-------|--------------|-------|------|---------------------|-----------------------|
| Readout clock voltage           | Vvт                         | 14.55 | 15.0         | 15.45 | V    | 1                   |                       |
|                                 | VvH02A                      | -0.05 | 0            | 0.05  | V    | 2                   | Vvh = Vvho2A          |
|                                 | Vvh1, Vvh2A,<br>Vvh2B, Vvh3 | -0.2  | 0            | 0.05  | V    | 2                   |                       |
| Vertical transfer clock voltage | Vvl1, Vvl2A,<br>Vvl2B, Vvl3 | -5.8  | <b>-</b> 5.5 | -5.2  | V    | 2                   | VVL = (VVL1 + VVL3)/2 |
|                                 | Vф1, Vф2А,<br>Vф2В, Vф3     | 5.2   | 5.5          | 5.8   | V    | 2                   |                       |
|                                 | VVL1 – VVL3                 |       |              | 0.1   | V    | 2                   |                       |
|                                 | V∨нн                        |       |              | 0.3   | V    | 2                   | High-level coupling   |
|                                 | VVHL                        |       |              | 1.0   | V    | 2                   | High-level coupling   |
|                                 | Vvlh                        |       |              | 0.5   | V    | 2                   | Low-level coupling    |
|                                 | VVLL                        |       |              | 0.5   | V    | 2                   | Low-level coupling    |
| Horizontal transfer             | Vфн                         | 3.0   | 3.3          | 5.25  | V    | 3                   |                       |
| clock voltage                   | VHL                         | -0.05 | 0            | 0.05  | V    | 3                   |                       |
|                                 | Vþrg                        | 3.0   | 3.3          | 5.5   | V    | 4                   |                       |
| Reset gate clock voltage        | Vrglh – Vrgll               |       |              | 0.4   | V    | 4                   | Low-level coupling    |
|                                 | VRGL - VRGLm                |       |              | 0.5   | V    | 4                   | Low-level coupling    |
| Substrate clock voltage         | Vфsuв                       | 19.75 | 20.5         | 21.25 | V    | 5                   |                       |

<sup>\*2</sup> Do not apply a DC bias to the substrate clock and reset gate clock pins, because a DC bias is generated within the CCD.

# **Clock Equivalent Circuit Constant**

| Item                                                  | Symbol         | Min. | Тур. | Max. | Unit | Remarks |
|-------------------------------------------------------|----------------|------|------|------|------|---------|
|                                                       | Сф∨1           |      | 2200 |      | pF   |         |
| Capacitance between vertical transfer clock and GND   | Сфу2А, Сфу2В   |      | 1500 |      | pF   |         |
|                                                       | Сф∨з           |      | 1000 |      | pF   |         |
|                                                       | СфV12А, СфV2В1 |      | 390  |      | pF   |         |
| Capacitance between vertical transfer clocks          | Сфу2А3, Сфу32В |      | 680  |      | pF   |         |
|                                                       | СфV13          |      | 820  |      | pF   |         |
| Capacitance between horizontal transfer clock and GND | Сфн1, Сфн2     |      | 15   |      | pF   |         |
| Capacitance between horizontal transfer clocks        | Сфнн           |      | 47   |      | pF   |         |
| Capacitance between reset gate clock and GND          | Сфяд           |      | 3    |      | pF   |         |
| Capacitance between substrate clock and GND           | Сфѕив          |      | 270  |      | pF   |         |
|                                                       | R <sub>1</sub> |      | 15   |      | Ω    |         |
| Vertical transfer clock series resistor               | R2A, R2B       |      | 100  |      | Ω    |         |
|                                                       | R <sub>3</sub> |      | 62   |      | Ω    |         |
| Vertical transfer clock ground resistor               | RGND           |      | 47   |      | Ω    |         |
| Horizontal transfer clock series resistor             | Rфн            |      | 15   |      | Ω    |         |
| Reset gate clock series resistor                      | Rørg           |      | 62   |      | Ω    |         |





Vertical transfer clock equivalent circuit

Horizontal transfer clock equivalent circuit



Reset gate clock equivalent circuit

#### **Drive Clock Waveform Conditions**

#### (1) Readout clock waveform



Note) Readout clock is used by composing vertical transfer clocks V $\phi$ 2A and V $\phi$ 2B.

# (2) Vertical transfer clock waveform



# (3) Horizontal transfer clock waveform



Cross-point voltage for the H $\phi$ 1 rising side of the horizontal transfer clocks H $\phi$ 1 and H $\phi$ 2 waveforms is Vcr. The overlap period for twh and twl of horizontal transfer clocks H $\phi$ 1 and H $\phi$ 2 is two.



VRGLH is the maximum value and VRGLL is the minimum value of the coupling waveform during the period from Point A in the above diagram until the rising edge of RG. In addition, VRGL is the average value of VRGLH and VRGLL.

Assuming VRGH is the minimum value during the interval twh, then:

$$V \phi RG = V RGH - V RGL$$

Negative overshoot level during the falling edge of RG is VRGLm.

# (5) Substrate clock waveform



# **Clock Switching Characteristics**

| Item                              |                            | Symbol                  |      | twh  |      |      | twl  |      | tr   |      | tf   |      |      | Unit  | Remarks |                           |
|-----------------------------------|----------------------------|-------------------------|------|------|------|------|------|------|------|------|------|------|------|-------|---------|---------------------------|
| item                              | Item Symbol                | Min.                    | Тур. | Мах. | Min. | Тур. | Мах. | Min. | Тур. | Max. | Min. | Тур. | Мах. | Offic | Remarks |                           |
| Rea                               | adout clock                | VT                      | 2.3  | 2.5  |      |      |      |      |      | 0.5  |      |      | 0.5  |       | μs      | During readout            |
| Ver<br>cloc                       | tical transfer<br>ck       | Vф1, Vф2A,<br>Vф2B, Vф3 |      |      |      |      |      |      |      |      |      | 15   |      | 350   | ns      | *1                        |
| Š                                 | During                     | Нф1                     | 25.5 | 30.5 |      | 28   | 33   |      |      | 9    | 16.5 |      | 9    | 16.5  | 50      | *2                        |
| During parallel-serial conversion | Нф2                        | 28                      | 33   |      | 25.5 | 30.5 |      |      | 9    | 14   |      | 9    | 14   | ns    | _       |                           |
| rizor<br>nsfe                     | During                     | Нф1                     |      |      |      |      |      |      |      | 0.01 |      |      | 0.01 |       |         |                           |
| Ho<br>trai                        | parallel-serial conversion | Нф2                     |      |      |      |      |      |      |      | 0.01 |      |      | 0.01 |       | μs      |                           |
| Res                               | set gate clock             | фRG                     | 11   | 12   |      |      | 63.5 |      |      | 3    |      |      | 3    |       | ns      |                           |
| Sub                               | ostrate clock              | фѕив                    | 1.5  | 1.8  |      |      |      |      |      |      | 0.5  |      |      | 0.5   | μs      | During<br>drain<br>charge |

<sup>\*1</sup> When vertical transfer clock driver CXD1267AN is used.

<sup>\*2</sup> tf  $\geq$  tr - 2ns, and the cross-point voltage (VcR) for the H $\phi$ 1 rising side of the H $\phi$ 1 and H $\phi$ 2 waveforms must be at least V $\phi$ H/2 [V].

| Item                      | Symbol   | two           | Unit  | Remarks |  |
|---------------------------|----------|---------------|-------|---------|--|
| item                      | Symbol   | Min. Typ. Max | Oille |         |  |
| Horizontal transfer clock | Нф1, Нф2 | 21.5 25.5     | ns    |         |  |

# Spectral Sensitivity Characteristics (excludes lens characteristics and light source characteristics)



# **Image Sensor Characteristics**

 $(Ta = 25^{\circ}C)$ 

| Item                 | Symbol | Min. | Тур.   | Max.   | Unit | Measurement method | Remarks                       |
|----------------------|--------|------|--------|--------|------|--------------------|-------------------------------|
| Sensitivity          | S      | 560  | 700    |        | mV   | 1                  | 1/30s<br>accumulation<br>mode |
| Saturation signal    | Vsat   | 500  |        |        | mV   | 2                  | Ta = 60°C                     |
| Smear                | Sm     |      | 0.0008 | 0.0025 | %    | 3                  | 1/30s<br>accumulation<br>mode |
| Video signal shading | SH     |      |        | 20     | %    | 4                  | Zone 0 and I                  |
| Video signal shading | 311    |      |        | 25     | %    | 4                  | Zone 0 to II'                 |
| Dark signal          | Vdt    |      |        | 4      | mV   | 5                  | Ta = 60°C                     |
| Dark signal shading  | ΔVdt   |      |        | 1      | mV   | 6                  | Ta = 60°C                     |
| Lag                  | Lag    |      |        | 0.5    | %    | 7                  |                               |

# **Zone Definition of Video Signal Shading**



# **Measurement System**



Note) Adjust the amplifier gain so that the gain between [\*A] and [\*B] equals 1.

#### **Image Sensor Characteristics Measurement Method**

#### Readout modes

The diagram below shows the output methods for the following two readout modes.



Note) Blacked out portions in the diagram indicate pixels which are not read out.

#### 1. Progressive scan mode

In this mode, all pixel signals are output in non-interlace format in 1/30s.

The vertical resolution is approximately 480TV-lines and all pixel signals within the same exposure period are read out simultaneously, making this mode suitable for high resolution image capturing.

#### 2. Monitoring mode

The signals for all effective areas are output in approximately 1/60s by repeating readout pixels and non-readout pixels every two lines. The vertical resolution is approximately 240TV-lines.

This readout mode emphasizes processing speed over vertical resolution.

#### Measurement conditions

1) In the following measurements, the device drive conditions are at the typical values of the bias and clock voltage conditions.

2) In the following measurements, spot blemishes are excluded and, unless otherwise specified, the optical black level (OB) is used as the reference for the signal output, which is taken as the value measured at point [\*B] of the measurement system.

#### O Definition of standard imaging conditions

#### 1) Standard imaging condition I:

Use a pattern box (luminance :  $706\text{cd/m}^2$ , color temperature of 3200K halogen source) as a subject. (pattern for evaluation is not applicable.) Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter and image at F8. The luminous intensity to the sensor receiving surface at this point is defined as the standard sensitivity testing luminous intensity.

#### 2) Standard imaging condition II:

Image a light source (color temperature of 3200K) with a uniformity of brightness within 2% at all angles. Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter. The luminous intensity is adjusted to the value indicated in each testing item by the lens diaphragm.

#### 1. Sensitivity

Set to standard imaging condition I. After selecting the electronic shutter mode with a shutter speed of 1/100s, measure the signal output (Vs) at the center of the screen, and substitute the value into the following formula.

$$S = Vs \times \frac{100}{30} [mV]$$

#### 2. Saturation signal

Set to standard imaging condition II. After adjusting the luminous intensity to 10 times the intensity with the average value of the signal output, 150mV, measure the minimum value of the signal output.

#### 3. Smear

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, first adjust the luminous intensity to 500 times the intensity with the average value of the signal output, 150mV. Then after the readout clock is stopped and the charge drain is executed by the electronic shutter at the respective H blankings, measure the maximum value (Vsm [mV]) of the signal output and substitute the value into the following formula.

$$Sm = \frac{Vsm}{150} \times \frac{1}{500} \times \frac{1}{10} \times 100 \text{ [\%] (1/10V method conversion value)}$$

#### 4. Video signal shading

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity so that the average value of the signal output is 150mV. Then measure the maximum (Vmax [mV]) and minimum (Vmin [mV]) values of the signal output and substitute the values into the following formula.

$$SH = (Vmax - Vmin)/150 \times 100 [\%]$$

#### 5. Dark signal

Measure the average value of the signal output (Vdt [mV]) with the device ambient temperature 60°C and the device in the light-obstructed state, using the horizontal idle transfer level as a reference.

#### 6. Dark signal shading

After measuring 5, measure the maximum (Vdmax [mV]) and minimum (Vdmin [mV]) values of the dark signal output and substitute the values into the following formula.

 $\Delta Vdt = Vdmax - Vdmin [mV]$ 

#### 7. Lag

Adjust the signal output value generated by strobe light to 150mV. After setting the strobe light so that it strobes with the following timing, measure the residual signal (Vlag). Substitute the value into the following formula.

 $Lag = (Vlag/150) \times 100 [\%]$ 



# Sensor Readout Clock Timing Chart Progressive Scan Mode



# Sensor Readout Clock Timing Chart Monitoring Mode









**Monitoring Mode** 

Drive Timing Chart (Vertical Sync)

567 687 687 987 무 V2A FLD /3 2 5

**Progressive Scan Mode** 





#### **Notes on Handling**

#### 1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- a) Either handle bare handed or use non-chargeable gloves, clothes or material.
  Also use conductive shoes.
- b) When handling directly use an earth band.
- c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- d) Ionized air is recommended for discharge when handling CCD image sensor.
- e) For the shipment of mounted substrates, use boxes treated for the prevention of static charges.

#### 2) Soldering

- a) Make sure the package temperature does not exceed 80°C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a ground 30W soldering iron and solder each pin in less than 2 seconds. For repairs and remount, cool sufficiently.
- c) To dismount an image sensor, do not use a solder suction equipment. When using an electric desoldering tool, use a thermal controller of the zero cross On/Off type and connect it to ground.

#### 3) Dust and dirt protection

Image sensors are packed and delivered by taking care of protecting its glass plates from harmful dust and dirt. Clean glass plates with the following operation as required, and use them.

- a) Perform all assembly operations in a clean room (class 1000 or less).
- b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionized air is recommended.)
- c) Clean with a cotton bud and ethyl alcohol if the grease stained. Be careful not to scratch the glass.
- d) Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- e) When a protective tape is applied before shipping, just before use remove the tape applied for electrostatic protection. Do not reuse the tape.

### 4) Installing (attaching)

a) Remain within the following limits when applying a static load to the package. Do not apply any load more than 0.7mm inside the outer perimeter of the glass portion, and do not apply any load or impact to limited portions. (This may cause cracks in the package.)



- b) If a load is applied to the entire surface by a hard component, bending stress may be generated and the package may fracture, etc., depending on the flatness of the bottom of the package. Therefore, for installation, use either an elastic load, such as a spring plate, or an adhesive.
- c) The adhesive may cause the marking on the rear surface to disappear, especially in case the regulated voltage value is indicated on the rear surface. Therefore, the adhesive should not be applied to this area, and indicated values should be transferred to the other locations as a precaution.
- d) The notch of the package is used for directional index, and that can not be used for reference of fixing. In addition, the cover glass and seal resin may overlap with the notch of the package.
- e) If the lead bend repeatedly and the metal, etc., clash or rub against the package, the dust may be generated by the fragments of resin.
- f) Acrylate anaerobic adhesives are generally used to attach CCD image sensors. In addition, cyanoacrylate instantaneous adhesives are sometimes used jointly with acrylate anaerobic adhesives. (reference)

#### 5) Others

- a) Do not expose to strong light (sun rays) for long periods. For continuous using under cruel condition exceeding the normal using condition, consult our company.
- b) Exposure to high temperature or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- c) The brown stain may be seen on the bottom or side of the package. But this does not affect the CCD characteristics.
- d) This package has 2 kinds of internal structure. However, their package outline, optical size, and strength are the same.



The cross section of lead frame can be seen on the side of the package for structure A.

Unit: mm Package Outline

14 pin DIP (400mil)

5.0

40

2.5



4

"A" is the center of the effective image area.

The two points "B" of the package are the horizontal reference. The point "B" of the package is the vertical reference. ĸi

The bottom "C" of the package, and the top of the cover glass "D" are the height reference. რ

9.2

0.1

2.5

7.0

 $10.0 \pm 0.1$ 8.9

3.0

1.0

0.6

2.5

0.7

Ω

The center of the effective image area relative to "**B**" and "**B**" is (H, V) = (5.0, 5.0)  $\pm$  0.15mm. 4.

The rotation angle of the effective image area relative to H and V is  $\pm$  1  $^{\circ}$ 5.

The height from the top of the cover glass "**D**" to the effective image area is 1.94  $\pm$  0.15mm. The height from the bottom "C" to the effective image area is 1.41  $\pm$  0.10mm. 6

£.0 ± ∂.£

 $(\mathbf{z})$ 

0.3

 $\oplus$ 

0.3 72.1

1.27

The tilt of the effective image area relative to the bottom " $\mathbf{C}$ " is less than 25 $\mu$ m. The tilt of the effective image area relative to the top " $\mathbf{D}$ " of the cover glass is less than 25 $\mu$ m. ۲.

The thickness of the cover glass is 0.75mm, and the refractive index is 1.5. œ.

The notch of the package is used only for directional index, that must not be used for reference 6

# PACKAGE STRUCTURE

| AS-D3-01(E)  | DRAWING NUMBER   |
|--------------|------------------|
| 0.60g        | PACKAGE MASS     |
| 42 ALLOY     | LEAD MATERIAL    |
| GOLD PLATING | LEAD TREATMENT   |
| Plastic      | PACKAGE MATERIAL |

| JKE     |  |
|---------|--|
| ر<br>د  |  |
| N<br>N  |  |
| JE<br>S |  |
| JAAGE   |  |
| Ĭ       |  |

| Plastic          | GOLD PLATING   | 42 ALLOY      | 0.60g        | AS-D3-01(E)    |
|------------------|----------------|---------------|--------------|----------------|
| PACKAGE MATERIAL | LEAD TREATMENT | LEAD MATERIAL | PACKAGE MASS | DRAWING NUMBER |