This product is obsolete. This information is available for your convenience only. For more information on Zarlink's obsolete products and replacement product lists, please visit http://products.zarlink.com/obsolete\_products/ T-58-11-31 ## ZN1066E/J SWITCHING REGULATOR CONTROL AND DRIVE UNIT The ZN1066 is designed to satisfy the requirement for a general purpose control and drive unit in switching power supplies, transformer coupled DC/DC converters, transformerless voltage doublers, polarity converters, motor speed control and other power control applications. ### **FEATURES** - Complete PWM Power Control Circuitry - Single Ended or Push-Pull Totem Pole Type Outputs with ±120mA Capability - 0-100% Duty Cycle Control - Feedback Control Guarantees Non-Overlap of Output Pulses - No Dead Time Setting Required - Output Frequency Adjustable up to 500kHz - Independent Control of Output Voltage and Output Current - 2.6V Stable Reference ±50ppm/□C - Inhibit and Synchronising Input Fig.1 Pin connections - top view 47 ## ZN1066E/J # PLESSEY SEMICONDUCTORS | Characteristic | Value | | | 1111 | T-58-11- | |----------------------------------------------------------------|--------|------|----------|--------|----------------------------| | | Min. | Тур. | Max. | Units | Conditions | | Shunt regulator section | | | | | | | Output voltage (Icc = 60mA) | 4.75 | 5.0 | 5.25 | V | See Notes 1 and 2 | | Voltage temperature coefficient (Icc = 60mA) | | 100 | _ | ppm/°C | | | Output impedance | - | 1.5 | 3 | Ω | | | Supply current | - | 40 | - | mA | Shunt regulator just on | | Amplifier section | | | | | | | Open loop voltage gain | 800 | 1200 | - | | | | Input bias current | - | 1 | 4 | μΑ | | | Input offset current | _ | 0.2 | 2 | μΑ | | | Input offset voltage | | 2 | 5 | mV | | | Offset voltage temperature coefficient | - | 10 | _ | μV/°C | | | Output low (sinking 1mA) | _ | 0.85 | _ | ~~~ | | | Output high (sourcing 0.1mA) | 4.7 | - | _ | Ιċ | With 1k pull up | | Output impedance | "." | 5 | | kΩ | viiii iii paii ap | | Common mode range | 1 1 | - | 2.8 | v | | | Comparator section | ' | - | 2.0 | " | • | | Common mode range | 1 | - | 4.3 | l v | • | | Delay to output drive (±50mV input) | : | 0.17 | 0.3 | μs | | | Delay to output drive (±10mV input) | | 0.2 | - | μs | | | Input blas current | _ | 1 | 4 | μA | • • | | Input offset current | | 0.2 | 2 | μA | | | | - | 0.2 | | " | | | Reference section | l | | | | l | | Reference voltage (at 1mA source) | 2.4 | 2.55 | 2.7 | V | See Notes 3 and 4 | | Temperature coefficient | - | 50 | - | ppm/°C | <u>.</u> | | Output impedance | - | 1.5 | i - | Ω | | | Mode control section | | | | | | | Single ended operation control input logic '1' | 2.4 | - | - | V | May be connected direct to | | (outputs 1A and 1B) | | | | | Vcc | | Push pull operation control input logic '0' | - | - | 0.4 | v | 0V or left open circuit | | (all outputs) | | | | | | | Cross couple inhibits section | | | | | | | Input logic '1' enables outputs | _ | 0.07 | 0.2 | mA | See Note 5 | | Input logic 1 enables outputs Input logic '0' inhibits outputs | | 0.07 | 0.2 | l "V | 000 140/0 0 | | | - | • | ] "." | " | | | Oscillator section | - 40.4 | | | | Adiabassa salaa af | | Maximum frequency range | 5x10~4 | - | 500 | kHz | Minimum value of | | • | | | | | Cτ = 1500pF | | Initial accuracy | - | 2 | - | % | Rr Cr constant | | Temperature stability | - | 1 | - | % | Over temperature range | | | | | | | -55°C to +125°C | | Output pulse width | - | 0.3 | - | μs | Ст = 1500pF | | Output logic '0' (sinking 10mA) | - | - | 0.4 | v | Buffered output pin 24 | | Output logic '1' (sourcing 1mA) | 2.4 | _ | - | v | Buffered output in 24 | | Output section | | | | | 1 | | Output section Output current | _ | ±60 | <u> </u> | mA | | | Output logic '0' (sinking 60mA) | ] [ | 0.4 | 0.45 | v v | Each output | | Output logic '1' (sourcing 60mA) | 1.0 | 1.45 | 0.40 | ١v | 100mA max. under short | | Output logic 1 (sourcing bothA) | '.0 | 1.40 | - | ° | circuit conditions | | | | | | | Circuit Conditions | | Total standby current | | | | 1 . | | | Vcc at 2.5V, output current 4mA | - | 17 | - | mA | Operation from VREF to Vcc | | | | | } | | is permissible | | Vcc at 5V, with outputs open | - | 40 | - | mA | - | ## PLESSEY SEMICONDUCTORS T-58-11-31 Decouple pin 3 to GND with 0.22microfarads as close to pins 3 and 10 as possible. Pin 10 GND for 5V regulator and output buffers. Decouple pin 8 to GND with 0.22microfarads minimum as close to pins 8 and 16 as possible. Veerwill supply 1mA maximum without additional bias. Maximum sink current is 10mA. s. Maximum site current is 1906. Pin 16 GND for oscillator, ramp generator, comparator, amplifiers and 2.5V reference. The inhibit logic 1 current is the source current required to ensure digitally high operation. The base ground resistor is nominally 10kOhms. Catching diodes to the 5V rail are included on-chip. ## **ABSOLUTE MAXIMUM RATINGS** NOTES | Electrical (at -55 °C to +70 °C) Supply current (lcc) Main output drive currents Clock output current (sink) Reference current (sink) Ramp control current Bals sourcing current Thermal | 200mA<br>160mA total<br>25mA<br>10mA<br>1mA | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | Operating temperature range:<br>ZN1066J<br>ZN1066E<br>Storage temperature range | -55°C to +125°C<br>-40°C to +85°C<br>-65°C to +150°C | ## **CIRCUIT DESCRIPTION** The ZN1066 incorporates shunt regulators which provide a 2.6V stable reference and a 5V stabilised rail. The on-chip oscillator is externally programmable to give a period in the range 2 seconds to 2 microseconds. Also, it may be synchronised to an external clock by means of the OSCILLATOR SYNC input. Pulse width modulation is carried out by a ramp generator and comparator circuit. Maximum and minimum pulse widths are easily programmed with resistors. Two uncommitted, wideband, differential input voltage amplifiers are available on this device. They can be used for loop stabilisation, current and voltage control, current limiting and opto-isolation techniques. In order to prevent output voltage overshoots and magnetising current imbalances in the power transformer primary a soft start function is required. This forces the output duty cycle to increase gradually following system power up or an inhibit command. A soft start and an inhibit function are easily implemented on the ZN1066. Automatic overlap control is provided by the control logic. This removes the requirement for dead time settings, and allows up to 100% output pulse widths. This ensures that the conflict between safe minimum off time and maximum control range no longer exists. The ZN1066 provides four push-pull totem pole type outputs. This is the most flexible and versatile output configuration available. Each is capable of sinking or sourcing 60mA. They may be paralleled in order to provide increased drive.